## Bridge Transducer ADC

## AD7730/AD7730L

## KEY FEATURES

## Resolution of 230,000 Counts (Peak-to-Peak)

Offset Drift: 5 nV/ ${ }^{\circ} \mathrm{C}$
Gain Drift: 2 ppm/ ${ }^{\circ} \mathrm{C}$
Line Frequency Rejection: >150 dB
Buffered Differential Inputs
Programmable Filter Cutoffs
Specified for Drift Over Time
Operates with Reference Voltages of 1 V to 5 V
ADDITIONAL FEATURES
Two-Channel Programmable Gain Front End
On-Chip DAC for Offset/TARE Removal
FASTStep ${ }^{\text {TM }}$ Mode
AC or DC Excitation
Single Supply Operation
APPLICATIONS
Weigh Scales
Pressure Measurement

## GENERAL DESCRIPTION

T he AD 7730 is a complete analog front end for weigh-scale and pressure measurement applications. T he device accepts lowlevel signals directly from a transducer and outputs a serial digital word. The input signal is applied to a proprietary programmable gain front end based around an analog modulator.

The modulator output is processed by a low pass programmable digital filter, allowing adjustment of filter cutoff, output rate and settling time.
The part features two buffered differential programmable gain analog inputs as well as a differential reference input. T he part operates from a single +5 V supply. It accepts four unipolar analog input ranges: 0 mV to $+10 \mathrm{mV},+20 \mathrm{mV},+40 \mathrm{mV}$ and +80 mV and four bipolar ranges: $\pm 10 \mathrm{mV}, \pm 20 \mathrm{mV}, \pm 40 \mathrm{mV}$ and $\pm 80 \mathrm{mV}$. The peak-to-peak resolution achievable directly from the part is 1 in 230,000 counts. An on-chip 6-bit D AC allows the removal of TARE voltages. Clock signals for synchronizing ac excitation of the bridge are also provided.
The serial interface on the part can be configured for three-wire operation and is compatible with microcontrollers and digital signal processors. The AD 7730 contains self-calibration and system calibration options, and features an offset drift of less than $5 \mathrm{nV} /{ }^{\circ} \mathrm{C}$ and a gain drift of less than $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
The AD 7730 is available in a 24 -pin plastic DIP, a 24-lead SOIC and 24-lead TSSOP package. The AD 7730L is available in a 24 -lead SOIC and 24 -lead T SSOP package.

## NOTE

The description of the functions and operation given in this data sheet apply to both the AD 7730 and AD 7730L. Specifications and performance parameters differ for the parts. Specifications for the AD 7730L are outlined in Appendix A.

FUNCTIONAL BLOCK DIAGRAM


FASTStep is a trademark of Analog D evices, Inc.
REV.B

[^0]One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700
Fax:781/461-3113
© Analog Devices, Inc., 2012

## 

| Parameter | B Version ${ }^{1}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE (CHP=1) Nom issing Codes ${ }^{2}$ Output $N$ oise and U pdate R ates ${ }^{2}$ Integral N onlinearity Offset Error ${ }^{2}$ <br> Offset Drift vs. Temperature ${ }^{2}$ Offset Drift vs. Time ${ }^{4}$ Positive Full-Scale Error ${ }^{2,5}$ Positive Full-Scale Drift vs Temp ${ }^{2,6,7}$ Positive Full-Scale Drift vs Time ${ }^{4}$ Gain Error ${ }^{2,8}$ Gain Drift vs. Temperature ${ }^{2,6,9}$ Gain Drift vs. Time ${ }^{4}$ Bipolar Negative Full-Scale Error ${ }^{2}$ Negative Full-Scale Drift vs. Temp ${ }^{2,6}$ Power Supply Rejection Common-M ode Rejection (CMR) Analog Input DC Bias Current ${ }^{2}$ Analog Input DC Bias Current Drift ${ }^{2}$ Analog Input DC Offset C urrent ${ }^{2}$ Analog Input DC Offset Current Drift ${ }^{2}$ | 24 <br> See Tables I \& II <br> 18 <br> See N ote 3 <br> 5 <br> 25 <br> See Note 3 <br> 2 <br> 10 <br> See N ote 3 <br> 2 <br> 10 <br> See N ote 3 <br> 2 <br> 120 <br> 120 <br> 50 <br> 100 <br> 10 <br> 50 | Bits min <br> ppm of FSR max <br> $n V /{ }^{\circ} \mathrm{C}$ typ <br> nV/1000 H ours typ <br> ppm of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ max <br> ppm of FS/1000 H ours typ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C} \max$ <br> ppm/1000 H ours typ <br> ppm of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ max <br> dB typ <br> dB min <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ | Offset Error and Offset Drift Refer to Both Unipolar Offset and Bipolar Zero Errors <br> M easured with Zero Differential Voltage At DC. M easured with Zero D ifferential Voltage |
| STATIC PERFORMANCE $(C H P=0)^{2}$ <br> No M issing Codes <br> Output Noise and U pdate Rates <br> Integral N onlinearity <br> Offset Error <br> Offset Drift vs. Temperature ${ }^{6}$ <br> Offset Drift vs. Time ${ }^{4}$ <br> Positive Full-Scale Error ${ }^{5}$ <br> Positive Full-Scale Drift vs. Temp ${ }^{6,7}$ <br> Positive Full-Scale Drift vs. T ime ${ }^{4}$ <br> Gain Error ${ }^{8}$ <br> Gain Drift vs. Temperature ${ }^{6,9}$ <br> G ain Drift vs. Time ${ }^{4}$ <br> Bipolar N egative Full-Scale Error N egative Full-Scale D rift vs. Temp Power Supply Rejection <br> Common-M ode Rejection (CM R) on AIN CMR on REF IN <br> Analog Input DC Bias Current Analog Input DC Bias Current Drift Analog Input DC Offset C urrent Analog Input DC Offset C urrent Drift | 24 See T ables III \& IV 18 See N ote 3 0.5 2.5 See N ote 3 0.6 3 See N ote 3 2 10 See N ote 3 0.6 90 100 120 60 150 30 100 | Bits min <br> ppm of FSR max <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> $\mu \mathrm{V} / 1000$ H ours typ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> $\mu \mathrm{V} / 1000$ H ours typ <br> ppm $/{ }^{\circ} \mathrm{C}$ typ <br> ppm/1000 H ours typ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> dB typ <br> dB typ <br> dB typ <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ | $S K I P=0^{10}$ <br> Offset Error and Offset Drift Refer to Both Unipolar Offset and Bipolar Zero Errors <br> M easured with Zero Differential Voltage <br> At DC. M easured with Zero D ifferential Voltage <br> At DC. M easured with Zero D ifferential Voltage |
| ANALOG INPUTS/REFERENCE INPUTS <br> N ormal-M ode 50 Hz Rejection ${ }^{2}$ <br> N ormal-M ode 60 Hz Rejection ${ }^{2}$ <br> Common-M ode 50 Hz Rejection ${ }^{2}$ <br> Common-M ode 60 Hz Rejection ${ }^{2}$ <br> Analog Inputs <br> Differential Input Voltage Ranges ${ }^{11}$ <br> Absolute/C ommon-M ode Voltage ${ }^{12}$ <br> Reference Input <br> REF IN (+) - REF IN (-) Voltage <br> REF IN (+) - REF IN (-) Voltage Absolute/C ommon-M ode Voltage ${ }^{13}$ <br> NO REF Trigger Voltage | $\begin{aligned} & 88 \\ & 88 \\ & 120 \\ & 120 \\ & \\ & 0 \text { to }+10 \text { or } \pm 10 \\ & 0 \text { to }+20 \text { or } \pm 20 \\ & 0 \text { to }+40 \text { or } \pm 40 \\ & 0 \text { to }+80 \text { or } \pm 80 \\ & \text { AGND }+1.2 \mathrm{~V} \\ & \text { AV } \\ & +2.0 .95 \mathrm{~V} \\ & +2.5 \\ & +5 \\ & \text { AGND }-30 \mathrm{mV} \\ & \text { AV } \\ & 0.3 \\ & 0.65 \end{aligned}$ | $d B$ min dB min dB min $d B$ min <br> mV nom mV nom mV nom mV nom $V$ min V max <br> V nom <br> V nom <br> $V$ min <br> $V$ max <br> $V$ min <br> V max | From 49 Hz to 51 Hz <br> From 59 Hz to 61 Hz <br> From 49 Hz to 51 Hz <br> From 59 Hz to 61 Hz <br> Assuming 2.5 V or 5 V Reference with <br> HIREF Bit Set Appropriately <br> Gain $=250$ <br> Gain $=125$ <br> G ain $=62.5$ <br> Gain $=31.25$ <br> HIREF Bit of M ode Register $=0$ <br> HIREF Bit of M ode Register $=1$ <br> NO REF Bit Active If $\mathrm{V}_{\text {REF }}$ Below This Voltage NO REF Bit Inactive If $\mathrm{V}_{\text {REF }}$ Above $T$ his Voltage |


| Parameter | B Version ${ }^{1}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| LOGIC INPUTS <br> Input C urrent <br> All Inputs Except SCLK and M CLK IN <br> $\mathrm{V}_{\text {INL }}$ I Input Low Voltage <br> $\mathrm{V}_{\text {INL }}$, Input Low Voltage <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage <br> SCLK Only (Schmitt T riggered Input) <br> $\mathrm{V}_{\mathrm{T}+}$ <br> $V_{T+}$ <br> $V_{T}$ - <br> $V_{T}$ - <br> $V_{T+}-V_{T-}$ <br> $V_{T+}-V_{T-}$ <br> MCLK IN Only <br> $\mathrm{V}_{\text {INL }}$, Input Low Voltage <br> $\mathrm{V}_{\text {INL }}$, Input Low Voltage <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage | $\begin{aligned} & \pm 10 \\ & \\ & 0.8 \\ & 0.4 \\ & 2.0 \\ & 1.4 / 3 \\ & 1 / 2.5 \\ & 0.8 / 1.4 \\ & 0.4 / 1.1 \\ & 0.4 / 0.8 \\ & 0.4 / 0.8 \\ & \\ & 0.8 \\ & 0.4 \\ & 3.5 \\ & 2.5 \end{aligned}$ | $\mu \mathrm{A}$ max <br> V max <br> $\checkmark$ max <br> $V$ min <br> $\vee$ min to $V$ max <br> V min to V max <br> V min to V max <br> $\vee$ min to $V$ max <br> V min to V max <br> V min to V max <br> V max <br> $V$ max <br> $V$ min <br> $V$ min | $\begin{aligned} & D V_{D D}=+5 \mathrm{~V} \\ & D V_{D D}=+3 \mathrm{~V} \\ & \\ & D V_{D D}=+5 \mathrm{~V} \\ & D V_{D D}=+3 \mathrm{~V} \\ & D V_{D D}=+5 \mathrm{~V} \\ & D V_{D D}=+3 \mathrm{~V} \\ & D V_{D D}=+5 \mathrm{~V} \\ & D V_{D D}=+3 \mathrm{~V} \\ & D V_{D D}=+5 \mathrm{~V} \\ & D V_{D D}=+3 \mathrm{~V} \\ & D V_{D D}=+5 \mathrm{~V} \\ & D V_{D D}=+3 \mathrm{~V} \end{aligned}$ |
| LOGIC OUTPUTS (Including MCLK OUT) <br> Vol, Output Low Voltage <br> VoL, Output Low Voltage <br> $\mathrm{V}_{\text {OH }}$, Output High Voltage <br> $\mathrm{V}_{\mathrm{OH}}$, Output High Voltage <br> F loating State L eakage C urrent Floating State O utput C apacitance ${ }^{2}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 4.0 \\ & \\ & V_{D D}-0.6 \mathrm{~V} \\ & \pm 10 \\ & 6 \end{aligned}$ | V max <br> V max <br> $V$ min <br> $V$ min $\mu \mathrm{A}$ max pF typ | $\begin{aligned} & I_{\text {SINK }}=800 \mu \mathrm{~A} \text { Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+5 \mathrm{~V} \\ & I_{\text {SINK }}=100 \mu \mathrm{~A} \text { Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+3 \mathrm{~V} \\ & I_{\text {SOURCE }}=200 \mu \mathrm{~A} \text { Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+5 \mathrm{~V} \\ & I_{\text {SOURCE }}=100 \mu \mathrm{~A} \text { Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+3 \mathrm{~V} \end{aligned}$ |
| TRANSDUCER BURNOUT AIN 1(+) Current AIN 1(-) Current Initial T olerance @ $25^{\circ} \mathrm{C}$ Drift ${ }^{2}$ | $\begin{aligned} & -100 \\ & 100 \\ & \pm 10 \\ & 0.1 \end{aligned}$ | nA nom <br> nA nom <br> \% typ <br> \%/ ${ }^{\circ} \mathrm{C}$ typ |  |
| OFFSET (TARE) DAC Resolution LSB Size DAC Drift ${ }^{16}$ DAC Drift vs. Time ${ }^{4,16}$ Differential Linearity | $\begin{aligned} & 6 \\ & 2.3 / 2.6 \\ & 2.5 \\ & 25 \\ & -0.25 /+0.75 \end{aligned}$ | Bit <br> mV min/mV max <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max <br> ppm/1000 H ours typ <br> LSB max | 2.5 mV Nominal with 5 V Reference (REF IN /2000) <br> Guaranteed M onotonic |
| SYSTEM CALIBRATION <br> Positive Full-Scale Calibration Limit ${ }^{17}$ <br> N egative Full-Scale C alibration Limit ${ }^{17}$ Offset Calibration Limit ${ }^{18}$ Input Span ${ }^{17}$ | $\begin{aligned} & 1.05 \times \mathrm{FS} \\ & -1.05 \times \mathrm{FS} \\ & -1.05 \times \mathrm{FS} \\ & 0.8 \times \mathrm{FS} \\ & 2.1 \times \mathrm{FS} \end{aligned}$ | V max <br> $\checkmark$ max <br> $\checkmark$ max <br> $V$ min <br> V max | FS Is the Nominal Full-Scale Voltage ( $10 \mathrm{mV}, 20 \mathrm{mV}, 40 \mathrm{mV}$ or 80 mV ) |
| POWER REQUIREMENTS <br> Power Supply Voltages <br> $A V_{D D}-A G N D$ Voltage <br> DV $V_{D D}$ Voltage <br> Power Supply Currents <br> AV $V_{D D}$ Current (Normal M ode) <br> AV ${ }_{D D}$ Current (N ormal M ode) <br> DV ${ }_{D D}$ Current (Normal M ode) <br> DV ${ }_{D D}$ Current (Normal M ode) <br> $A V_{D D}+D V_{D D}$ Current (Standby M ode) <br> Power Dissipation <br> N ormal M ode <br> Standby M ode | $\begin{aligned} & +4.75 \text { to }+5.25 \\ & +2.7 \text { to }+5.25 \\ & \\ & 10.3 \\ & 22.3 \\ & 1.3 \\ & 2.7 \\ & 25 \\ & \\ & 65 \\ & 125 \\ & 125 \end{aligned}$ | V min to V max <br> V min to V max <br> mA max <br> mA max <br> mA max <br> mA max <br> $\mu \mathrm{A} \max$ <br> mW max <br> mW max <br> $\mu \mathrm{W}$ max | With AGND $=0 \mathrm{~V}$ <br> External M CLK. Digital I/Ps $=0 \mathrm{~V}$ or $\mathrm{DV}_{\mathrm{DD}}$ <br> All Input Ranges Except 0 mV to +10 mV and $\pm 10 \mathrm{mV}$ Input Ranges of 0 mV to +10 mV and $\pm 10 \mathrm{mV}$ Only $D V_{D D}$ of 2.7 V to 3.3 V <br> $D V_{D D}$ of 4.75 V to 5.25 V <br> Typically $10 \mu \mathrm{~A}$. External MCLK $I N=0 \mathrm{~V}$ or DV $\mathrm{DD}_{\mathrm{D}}$ $A V_{D D}=D V_{D D}=+5 \mathrm{~V}$. Digital $I / P s=0 \mathrm{~V}$ or $D V_{D D}$ All Input Ranges Except 0 mV to +10 mV and $\pm 10 \mathrm{mV}$ Input Ranges of 0 mV to +10 mV and $\pm 10 \mathrm{mV}$ Only Typically $50 \mu \mathrm{~W}$. External M CLK IN $=0 \mathrm{~V}$ or DV $\mathrm{D}_{\mathrm{D}}$ |

## AD7730/AD7730L

NOTES
${ }^{1} \mathrm{~T}$ emperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ Sample tested during initial release.
${ }^{3}$ The offset (or zero) numbers with CHP = 1 are typically $3 \mu \mathrm{~V}$ precalibration. Internal zero-scale calibration reduces this by about $1 \mu \mathrm{~V}$. Offset numbers with CH P $=0$ can be up to
1 mV precalibration. Internal zero-scale calibration reduces this to $2 \mu \mathrm{~V}$ typical. System zero-scale calibration reduces offset numbers with CHP=1 and CHP=0 to the order of the
noise. Gain errors can be up to 3000 ppm precalibration with $\mathrm{CHP}=0$ and $\mathrm{CHP}=1$. Performing internal full-scale calibrations on the 80 mV range reduces the gain error to less than 100 ppm for the 80 mV and 40 mV ranges, to about 250 ppm for the 20 mV range and to about 500 ppm on the 10 mV range. System full-scale calibration reduces this to the order of
the noise. Positive and negative full-scale errors can be calculated from the offset and gain errors.
${ }^{4}$ T hese numbers are generated during life testing of the part.
${ }^{5}$ Positive Full-Scale Error includes Offset Errors (U nipolar Offset Error or Bipolar Zero Error) and applies to both unipolar and bipolar input ranges. See Terminology.
${ }^{6}$ Recalibration at any temperature will remove these errors.
${ }^{7}$ F ull-Scale Drift includes Offset Drift (Unipolar Offset Drift or Bipolar Zero Drift) and applies to both unipolar and bipolar input ranges.
${ }^{8} \mathrm{G}$ ain Error is a measure of the difference between the measured and the ideal span between any two points in the transfer function. The two points used to calculate the gain error are positive full scale and negative full scale. See T erminology.
${ }^{9}$ Gain Error Drift is a span drift and is effectively the drift of the part if zero-scale calibrations only were performed.
${ }^{10} \mathrm{~N}$ o M issing Codes performance with $\mathrm{CHP}=0$ and SK IP $=1$ is reduced below 24 bits for SF words lower than 180 decimal.
${ }^{11}$ T he analog input voltage range on the AIN $1(+)$ and AIN $2(+)$ inputs is given here with respect to the voltage on the AIN $1(-)$ and AIN $2(-)$ inputs respectively.
${ }^{12} \mathrm{~T}$ he common-mode voltage range on the input pairs applies provided the absolute input voltage specification is obeyed.
${ }^{13}$ The common-mode voltage range on the reference input pair (REF IN $(+)$ and REF IN ( - ) ) applies provided the absolute input voltage specification is obeyed.
${ }^{14}$ T hese logic output levels apply to the M CLK OUT output only when it is loaded with a single CM OS load.
${ }^{15} V_{D D}$ refers to $D V_{D D}$ for all logic outputs expect D $0, D 1, A C X$ and $A C X$ where it refers to $A V_{D D}$. In other words, the output logic high for these four outputs is determined by $A V_{D D}$.
${ }^{16}$ T his number represents the total drift of the channel with a zero input and the DAC output near full scale.
${ }^{17}$ After calibration, if the input voltage exceeds positive full scale, the converter will output all 1 s . If the input is less than negative full scale, the device outputs all 0 s .
${ }^{18}$ T hese calibration and span limits apply provided the absolute input voltage specification is obeyed. The offset calibration limit applies to both the unipolar zero point and the bipolar zero point.
Specifications subject to change without notice.

##  Input Logic $0=0 \mathrm{~V}$, Logic $1=\mathrm{DV} \mathrm{V}_{D}$ unless otherwise noted).

| Parameter | Limitat $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {MAX }}$ (B Version) | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| M aster Clock R ange | 1 | M Hz min | F or Specified Performance |
|  | 5 | M Hz max |  |
| $\mathrm{t}_{1}$ | 50 | ns min | SYNC Pulsewidth |
| $\mathrm{t}_{2}$ | 50 | $n s$ min | RESET Pulsewidth |
| Read Operation |  |  |  |
| $t_{3}$ | 0 | $n s$ min | $\overline{\mathrm{RDY}}$ to $\overline{\mathrm{CS}}$ Setup Time |
| $\mathrm{t}_{4}$ | 0 | $n s$ min | $\overline{\mathrm{CS}}$ F alling Edge to SCLK Active Edge Setup $\mathrm{Time}^{3}$ |
| $\mathrm{t}_{5}{ }^{4}$ | 0 | ns min | SCLK Active Edge to D ata Valid Delay ${ }^{3}$ |
|  | 60 | ns max | $D V_{\text {DD }}=+4.75 \mathrm{~V}$ to +5.25 V |
|  | 80 | ns max | $\underline{\mathrm{DV}} \mathrm{VD}=+2.75 \mathrm{~V}$ to +3.3 V |
| $t_{5 A}{ }^{4,5}$ | 0 | ns min | $\overline{\mathrm{CS}} \mathrm{F}$ alling Edge to D ata V alid D elay |
|  | 60 | ns max | $D V_{\text {DD }}=+4.75 \mathrm{~V}$ to +5.25 V |
|  | 80 | ns max | $D V_{D D}=+2.7 \mathrm{~V}$ to +3.3 V |
| $\mathrm{t}_{6}$ | 100 | ns min | SCLK High Pulsewidth |
| $\mathrm{t}_{7}$ | 100 | ns min | SCLK Low Pulsewidth |
|  | 0 | ns min | $\overline{\mathrm{CS}}$ Rising Edge to SCLK Inactive Edge H old Time ${ }^{3}$ |
| $\mathrm{t}_{9}{ }^{6}$ | 10 | $n \mathrm{n}$ min | Bus Relinquish Time after SCLK Inactive Edge ${ }^{3}$ |
|  | 80 | ns max |  |
| $\mathrm{t}_{10}$ | 100 | ns max | SCLK Active Edge to $\overline{\text { RDY }}$ High ${ }^{3,7}$ |
| Write Operation |  |  |  |
| $\mathrm{t}_{11}$ | 0 | $n s$ min | $\overline{\mathrm{CS}}$ F alling Edge to SCLK Active Edge Setup $\mathrm{Time}^{3}$ |
| $\mathrm{t}_{12}$ | 30 | ns min | D ata Valid to SCLK Edge Setup Time |
| $\mathrm{t}_{13}$ | 25 | ns min | D ata Valid to SCLK Edge H old Time |
| $\mathrm{t}_{14}$ | 100 | ns min | SCLK High Pulsewidth |
| $\mathrm{t}_{15}$ | 100 | $n s$ min | SCLK Low Pulsewidth |
| $\mathrm{t}_{16}$ | 0 | ns min | $\overline{\mathrm{CS}}$ Rising Edge to SCLK Edge H old T ime |

## NOTES

${ }^{1}$ Sample tested during initial release to ensure compliance. All input signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}(10 \% \mathrm{to} 90 \%$ of DV ) and timed from a voltage level of 1.6 V .
${ }^{2}$ See F igures 18 and 19.
${ }^{3}$ SCLK active edge is falling edge of SCLK with $\mathrm{POL}=1$; SCLK active edge is rising edge of SCLK with POL $=0$.
${ }^{4}$ T hese numbers are measured with the load circuit of $F$ igure 1 and defined as the time required for the output to cross the $V_{O L}$ or $V_{O H}$ limits.
${ }^{5}$ T his specification only comes into play if $\overline{C S}$ goes low while SCLK is low ( $\mathrm{POL}=1$ ) or if $\overline{\mathrm{CS}}$ goes low while SCLK is high ( $\mathrm{POL}=0$ ). It is primarily required for interfacing to DSP machines.
${ }^{6} \mathrm{~T}$ hese numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of F igure 1 . The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and as such are independent of external bus loading capacitances.
${ }^{7} \overline{\mathrm{RDY}}$ returns high after the first read from the device after an output update. T he same data can be read again, if required, while $\overline{\mathrm{RDY}}$ is high, although care should be taken that subsequent reads do not occur close to the next output update.

## ABSOLUTE MAXIMUM RATINGS*

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| $A V_{D D}$ to $A G N D$ | $0+7 \mathrm{~V}$ |
| :---: | :---: |
| $A V_{\text {D }}$ to DGND | -0.3 V to +7 V |
| $D V_{D D}$ to $A G N D$ | -0.3 V to +7 V |
| $D V_{D D}$ to DGND | -0.3 V to +7 V |
| AGND to DGND | -5 V to +0.3 V |
| $A V_{D D}$ to $D V_{D D}$ | -2 V to +5 V |
| Analog Input Voltage to AGND | -0.3 V to $\mathrm{AV}_{\text {DD }}+0.3 \mathrm{~V}$ |
| R eference Input Voltage to AGND | -0.3 V to $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| AIN/REF IN Current (Indefinite) | 30 mA |
| Digital Input Voltage to DGND | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| D igital O utput Voltage to D GND | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Output Voltage (ACX, $\overline{\mathrm{ACX}}, \mathrm{D} 0$, | $\begin{aligned} & \text { to } \mathrm{D} G N D \\ & -0.3 \mathrm{~V} \text { to } \mathrm{AV} \mathrm{VD}+0.3 \mathrm{~V} \end{aligned}$ |
| Operating T emperature R ange |  |
| Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage T emperature R ange | . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction T emperature | $+150^{\circ} \mathrm{C}$ |


| Plastic DIP Package, Power Dissipation | 450 mW |
| :---: | :---: |
| $\theta_{\text {JA }}$ T hermal Impedance | $105^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead T emperature (Soldering, 10 sec ) | $+260^{\circ} \mathrm{C}$ |
| TSSOP Package, Power Dissipation | 450 mW |
| $\theta_{\text {JA }}$ T hermal Impedance | $128^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering |  |
| Vapor Phase (60 sec) | $+215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $+220^{\circ} \mathrm{C}$ |
| SOIC Package, Power Dissipation | 450 mW |
| $\theta_{\text {JA }}$ T hermal Impedance | $75^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering |  |
| $V$ apor Phase (60 sec) | $+215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $+220^{\circ} \mathrm{C}$ |

*Stresses above those listed under Absolute M aximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


Figure 1. Load Circuit for Access Time and Bus Relinquish Time

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD 7730 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 2. Detailed Functional Block Diagram


Figure 3. Signal Processing Chain

PIN CONFIGURATION


## PIN FUNCTION DESCRIPTIONS

| Pin <br> No. | Mnemonic | Function |
| :---: | :--- | :--- |
| 1 | SCLK | Serial C lock. Schmitt-T riggered L ogic Input. An external serial clock is applied to this input to transfer serial <br> data to or from the AD 7730. T his serial clock can be a continuous clock with all data transmitted in a con- <br> tinuous train of pulses. Alternatively, it can be a noncontinuous clock with the information being transmitted <br> to or from the AD 7730 in smaller batches of data. |
| 2 | M CLK IN | M aster Clock signal for the device. T his can be provided in the form of a crystal/resonator or external clock. A <br> crystal/resonator can be tied across the M CLK IN and M CLK OUT pins. Alternatively, the M CLK IN pin <br> can be driven with a CM OS-compatible clock and M CLK OUT Ieft unconnected. The AD 7730 is specified <br> with a clock input frequency of 4.9152 M Hz while the AD 7730L is specified with a clock input frequency of <br> $2.4576 ~ M ~ H z$. |


| Pin <br> No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 3 | MCLK OUT | W hen the master clock for the device is a crystal/resonator, the crystal/resonator is connected between M CLK IN and M CLK OUT. If an external clock is applied to the M CLK IN, M CLK OUT provides an inverted clock signal. This clock can be used to provide a clock source for external circuits and M CLK OUT is capable of driving one CM OS load. If the user does not require it, M CLK OUT can be turned off with the CLKDIS bit of the M ode Register. This ensures that the part is not burning unnecessary power driving capacitance on the M CLK OUT pin. |
| 4 | POL | Clock Polarity. Logic Input. This determines the polarity of the serial clock. If the active edge for the processor is a high-to-low SCLK transition, this input should be low. In this mode, the AD 7730 puts out data on the DATA OUT line in a read operation on a low-to-high transition of SCLK and clocks in data from the DATA IN line in a write operation on a high-to-low transition of SCLK. In applications with a noncontinuous serial clock (such as most microcontroller applications), this means that the serial clock should idle low between data transfers. If the active edge for the processor is a low-to-high SCLK transition, this input should be high. In this mode, the AD 7730 puts out data on the DAT A OUT line in a read operation on a high-to-low transition of SCLK and clocks in data from the DATA IN line in a write operation on a low-to-high transition of SCLK. In applications with a noncontinuous serial clock (such as most microcontroller applications), this means that the serial clock should idle high between data transfers. |
| 5 | $\overline{\text { SYNC }}$ | Logic Input that allows for synchronization of the digital filters and analog modulators when using a number of AD 7730s. While SYNC is low, the nodes of the digital filter, the filter control logic and the calibration control logic are reset and the analog modulator is also held in its reset state. $\overline{\text { SYNC }}$ does not affect the digital interface but does reset $\overline{\text { RDY }}$ to a high state if it is low. While $\overline{\text { SYNC }}$ is asserted, the $M$ ode Bits may be set up for a subsequent operation which will commence when the $\overline{\text { SYNC }}$ pin is deasserted. |
| 6 | $\overline{\text { RESET }}$ | Logic Input. Active low input that resets the control logic, interface logic, digital filter, analog modulator and all on-chip registers of the part to power-on status. Effectively, everything on the part except for the clock oscillator is reset when the RESET pin is exercised. |
| 7 | $V_{\text {BIAS }}$ | Analog Output. This analog output is an internally-generated voltage used as an internal operating bias point. This output is not for use external to the AD 7730 and it is recommended that the user does not connect anything to this pin. |
| 8 | AGND | Ground reference point for analog circuitry. |
| 9 10 | AV $\mathrm{D}_{\text {d }}$ $\operatorname{AIN} 1(+)$ | Analog Positive Supply Voltage. The AV $\mathrm{V}_{\mathrm{D}}$ to AGND differential is 5 V nominal. <br> A nalog Input C hannel 1. Positive input of the differential, programmable-gain primary analog input pair. The differential analog input ranges are 0 mV to $+10 \mathrm{mV}, 0 \mathrm{mV}$ to $+20 \mathrm{mV}, 0 \mathrm{mV}$ to +40 mV and 0 mV to +80 mV in unipolar mode, and $\pm 10 \mathrm{mV}, \pm 20 \mathrm{mV}, \pm 40 \mathrm{mV}$ and $\pm 80 \mathrm{mV}$ in bipolar mode. |
| 11 | AIN 1(-) | A nalog Input C hannel $1 . N$ egative input of the differential, programmable gain primary analog input pair. |
| 12 | AIN 2(+)/D 1 | Analog Input Channel 2 or Digital Output 1. This pin can be used either as part of a second analog input channel or as a digital output bit as determined by the DEN bit of the $M$ ode R egister. When selected as an analog input, it is the positive input of the differential, programmable-gain secondary analog input pair. The analog input ranges are 0 mV to $+10 \mathrm{mV}, 0 \mathrm{mV}$ to $+20 \mathrm{mV}, 0 \mathrm{mV}$ to +40 mV and 0 mV to +80 mV in unipolar mode and $\pm 10 \mathrm{mV}, \pm 20 \mathrm{mV}, \pm 40 \mathrm{mV}$ and $\pm 80 \mathrm{mV}$ in bipolar mode. When selected as a digital output, this output can programmed over the serial interface using bit D 1 of the M ode Register. |
| 13 | AIN 2(-)/D 0 | Analog Input Channel 2 or Digital Output 0 . This pin can be used either as part of a second analog input channel or as a digital output bit as determined by the DEN bit of the M ode R egister. When selected as an analog input, it is the negative input of the differential, programmable-gain secondary analog input pair. When selected as a digital output, this output can programmed over the serial interface using bit D 0 of the M ode Register. |
| 14 | REF IN (+) | Reference Input. Positive terminal of the differential reference input to the AD 7730. REF IN (+) can lie anywhere between $A V_{D D}$ and $A G N D$. The nominal reference voltage (the differential voltage between REF $\operatorname{IN}(+)$ and REF IN (-)) should be +5 V when the HIREF bit of the M ode Register is 1 and +2.5 V when the HIREF bit of the $M$ ode Register is 0 . |
| 15 | REF IN (-) | Reference Input. Negative terminal of the differential reference input to the AD 7730. The REF IN (-) potential can lie anywhere between $A V_{D D}$ and $A G N D$. |
| 16 | $A C X$ | Digital Output. Provides a signal that can be used to control the reversing of the bridge excitation in acexcited bridge applications. When ACX is high, the bridge excitation is taken as normal and when ACX is low, the bridge excitation is reversed (chopped). If $A C=0$ (ac mode turned off) or $C H P=0$ (chop mode turned off), the ACX output remains high. |
| 17 | $\overline{\text { ACX }}$ | Digital Output. Provides a signal that can be used to control the reversing of the bridge excitation in acexcited bridge applications. This output is the complement of ACX. In ac mode, this means that it toggles in anti-phase with ACX . If AC $=0$ (ac mode turned off) or CHP $=0$ (chop mode turned off), the $\overline{A C X}$ output remains low. When toggling, it is guaranteed to be nonoverlapping with ACX. T he non-overlap interval, when both ACX and $\overline{\mathrm{ACX}}$ are low, is one master clock cycle. |


| $\begin{aligned} & \hline \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Function |
| :---: | :---: | :---: |
| 18 | STANDBY | Logic Input. Taking this pin low shuts down the analog and digital circuitry, reducing current consumption to the $5 \mu \mathrm{~A}$ range. The on-chip registers retain all their values when the part is in standby mode. |
| 19 | $\overline{\mathrm{CS}}$ | Chip Select. Active low Logic Input used to select the AD 7730. With this input hardwired low, the AD 7730 can operate in its three-wire interface mode with SCLK, DIN and DOUT used to interface to the device. $\overline{C S}$ can be used to select the device in systems with more than one device on the serial bus or as a frame synchronization signal in communicating with the AD 7730. |
| 20 | $\overline{\mathrm{RDY}}$ | Logic Output. U sed as a status output in both conversion mode and calibration mode. In conversion mode, a logic low on this output indicates that a new output word is available from the AD 7730 data register. The $\overline{\mathrm{RDY}}$ pin will return high upon completion of a read operation of a full output word. If no data read has taken place after an output update, the $\overline{\mathrm{RDY}}$ line will return high prior to the next output update, remain high while the update is taking place and return low again. This gives an indication of when a read operation should not be initiated to avoid initiating a read from the data register as it is being updated. In calibration mode, $\overline{\mathrm{RDY}}$ goes high when calibration is initiated and it returns low to indicate that calibration is complete. A number of different events on the AD 7730 set the $\overline{\text { RDY }}$ high and these are outlined in T able XVIII. |
| 21 | DOUT | Serial D ata Output with serial data being read from the output shift register on the part. T his output shift register can contain information from the calibration registers, mode register, status register, filter register, DAC register or data register, depending on the register selection bits of the C ommunications Register. |
| 22 | DIN | Serial $D$ ata Input with serial data being written to the input shift register on the part. D ata from this input shift register is transferred to the calibration registers, mode register, communications register, DAC register or filter registers depending on the register selection bits of the Communications Register. |
| 23 | DV ${ }_{\text {D }}$ | Digital Supply Voltage, +3 V or +5 V nominal. |
| 24 | DGND | G round reference point for digital circuitry. |

## TERMINOLOGY

## INTEGRAL NONLINEARITY

This is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero scale (not to be confused with bipolar zero), a point 0.5 LSB below the first code transition ( $000 \ldots 000$ to $000 \ldots 001$ ) and full scale, a point 0.5 LSB above the last code transition (111 . . . 110 to 111 . . . 111). T he error is expressed as a percentage of full scale.

## POSITIVE FULL-SCALE ERROR

Positive F ull-Scale E rror is the deviation of the last code transition (111 . . . 110 to 111 . . . 111) from the ideal AIN (+) voltage (AIN (-) $+\mathrm{V}_{\text {REF }} / G$ AIN $-3 / 2$ LSBs). It applies to both unipolar and bipolar analog input ranges. Positive full-scale error is a summation of offset error and gain error.

## UNIPOLAR OFFSET ERROR

U nipolar Offset Error is the deviation of the first code transition from the ideal AIN (+) voltage (AIN (-) + 0.5 LSB) when operating in the unipolar mode.

## BIPOLAR ZERO ERROR

This is the deviation of the midscale transition ( $0111 \ldots 111$ to $1000 \ldots$. . 000) from the ideal AIN (+) voltage (AIN (-) - 0.5 LSB) when operating in the bipolar mode.

## GAIN ERROR

This is a measure of the span error of the ADC. It is a measure of the difference between the measured and the ideal span between any two points in the transfer function. The two points used to calculate the gain error are full scale and zero scale.

## BIPOLAR NEGATIVE FULL-SCALE ERROR

This is the deviation of the first code transition from the ideal AIN (+) voltage (AIN (-) - $\mathrm{V}_{\text {REF }} / G \operatorname{AIN}+0.5 \mathrm{LSB}$ ) when operating in the bipolar mode. N egative full-scale error is a summation of zero error and gain error.

## POSITIVE FULL-SCALE OVERRANGE

Positive Full-Scale Overrange is the amount of overhead available to handle input voltages on AIN (+) input greater than AIN (-) $+\mathrm{V}_{\text {REF }} / \mathrm{GAIN}$ (for example, noise peaks or excess voltages due to system gain errors in system calibration routines) without introducing errors due to overloading the analog modulator or overflowing the digital filter.

## NEGATIVE FULL-SCALE OVERRANGE

This is the amount of overhead available to handle voltages on AIN (+) below AIN (-) - VREF/GAIN without overloading the analog modulator or overflowing the digital filter.

## OFFSET CALIBRATION RANGE

In the system calibration modes, the AD 7730 calibrates its offset with respect to the analog input. The Offset C alibration $R$ ange specification defines the range of voltages the AD 7730 can accept and still accurately calibrate offset.

## FULL-SCALE CALIBRATION RANGE

This is the range of voltages that the AD 7730 can accept in the system calibration mode and still calibrate full scale correctly.

## INPUT SPAN

In system calibration schemes, two voltages applied in sequence to the AD 7730's analog input define the analog input range. The input span specification defines the minimum and maximum input voltages, from zero to full scale, the AD 7730 can accept and still accurately calibrate gain.

## AD7730/AD7730L

## OUTPUT NOISE AND RESOLUTION SPECIFICATION

The AD 7730 can be programmed to operate in either chop mode or nonchop mode. The chop mode can be enabled in ac-excited or dc-excited applications; it is optional in dc-excited applications, but chop mode must be enabled in ac-excited applications. These options are discussed in more detail in later sections. The chop mode has the advantage of lower drift numbers and better noise immunity, but the noise is approximately $20 \%$ higher for a given -3 dB frequency and output data rate. It is envisaged that the majority of weigh-scale users of the AD 7730 will operate the part in chop mode to avail themselves of the excellent drift performance and noise immunity when chopping is enabled. The following tables outline the noise performance of the part in both chop and nonchop modes over all input ranges for a selection of output rates. Settling time refers to the time taken to get an output that is $100 \%$ settled to new value.

## Output Noise (CHP = 1)

This mode is the primary mode of operation of the device. T able I shows the output rms noise for some typical output update rates and -3 dB frequencies for the AD 7730 when used in chopping mode (CHP of Filter Register $=1$ ) with a master clock frequency of 4.9152 M Hz . These numbers are typical and are generated at a differential analog input voltage of 0 V . The output update rate is selected via the SF 0 to SF 11 bits of the Filter Register. T able II, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. The numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB). It is important to note that the numbers in T able II represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.
The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in $T$ able I will remain the same for unipolar ranges while the numbers in T able II will change. To calculate the numbers for Table II for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

Table I. Output Noise vs. Input Range and Update Rate (CHP = 1)
Typical Output RMS Noise in nV

| Output Data Rate | $\begin{array}{\|l\|} \hline-3 \mathrm{~dB} \\ \text { Frequency } \end{array}$ | SF Word | Settling Time Normal Mode | Settling Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm 20 \mathrm{mV}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 50 Hz | 1.97 Hz | 2048 | 460 ms | 60 ms | 115 | 75 | 55 | 40 |
| 100 Hz | 3.95 Hz | 1024 | 230 ms | 30 ms | 155 | 105 | 75 | 60 |
| 150 Hz | 5.92 Hz | 683 | 153 ms | 20 ms | 200 | 135 | 95 | 70 |
| $200 \mathrm{~Hz}^{*}$ | 7.9 Hz | 512 | 115 ms | 15 ms | 225 | 145 | 100 | 80 |
| 400 Hz | 15.8 Hz | 256 | 57.5 ms | 7.5 ms | 335 | 225 | 160 | 110 |

*Power-On D efault
Table II. Peak-to-Peak Resolution vs. Input Range and Update Rate ( $\mathrm{CHP}=1$ )
Peak-to-Peak Resolution in Counts (Bits)

| Output <br> Data Rate | $-3 \mathrm{~dB}$ <br> Frequency | SF <br> Word | Settling Time Normal Mode | Settling Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm 20 \mathrm{mV}$ | Input Range $= \pm \mathbf{1 0} \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 50 Hz | 1.97 Hz | 2048 | 460 ms | 60 ms | 230k (18) | 175k (17.5) | 120k (17) | 80k (16.5) |
| 100 Hz | 3.95 Hz | 1024 | 230 ms | 30 ms | 170k (17.5) | 125k (17) | 90k (16.5) | 55k (16) |
| 150 Hz | 5.92 Hz | 683 | 153 ms | 20 ms | 130k (17) | 100k (16.5) | 70k (16) | 45k (15.5) |
| $200 \mathrm{~Hz}^{*}$ | 7.9 Hz | 512 | 115 ms | 15 ms | 120k (17) | 90k (16.5) | 65k (16) | 40k (15.5) |
| 400 Hz | 15.8 Hz | 256 | 57.5 ms | 7.5 ms | 80k (16.5) | 55k (16) | 40k (15.5) | 30k (15) |

*Power-On D efault

## Output Noise (CHP = 0)

T able III shows the output rms noise for some typical output update rates and -3 dB frequencies for the AD 7730 when used in nonchopping mode ( CH P of Filter R egister $=0$ ) with a master clock frequency of 4.9152 M Hz . These numbers are typical and are generated at a differential analog input voltage of 0 V . The output update rate is selected via the SF 0 to SF 11 bits of the Filter Register. T able IV, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. The numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB ). It is important to note that the numbers in T able IV represent the resolution for which there will be no code flicker within a six-sigma limit. T hey are not calculated based on rms noise, but on peak-to-peak noise.
The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in T able III will remain the same for unipolar ranges while the numbers in T able IV will change. To calculate the number for T able IV for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

Table III. Output Noise vs. Input Range and Update Rate (CHP =0)
Typical Output RMS Noise in nV

| Output <br> Data Rate | $\begin{aligned} & \hline-3 \mathrm{~dB} \\ & \text { Frequency } \end{aligned}$ | SF <br> Word | Settling Time Normal Mode | Settling Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm \mathbf{2 0} \mathrm{mV}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 150 Hz | 5.85 Hz | 2048 | 166 ms | 26.6 ms | 160 | 110 | 80 | 60 |
| 200 Hz | 7.8 Hz | 1536 | 125 ms | 20 ms | 190 | 130 | 95 | 75 |
| 300 Hz | 11.7 Hz | 1024 | 83.3 ms | 13.3 ms | 235 | 145 | 100 | 80 |
| 600 Hz | 23.4 Hz | 512 | 41.6 ms | 6.6 ms | 300 | 225 | 135 | 110 |
| 1200 Hz | 46.8 Hz | 256 | 20.8 ms | 3.3 ms | 435 | 315 | 210 | 150 |

Table IV. Peak-to-Peak Resolution vs. Input Range and Update Rate ( $\mathrm{CHP}=0$ )
Peak-to-Peak Resolution in Counts (Bits)

| Output <br> Data Rate | $-3 \mathrm{~dB}$ <br> Frequency | SF <br> Word | Settling Time Normal Mode | Settling Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm \mathbf{2 0} \mathbf{~ m V}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 150 Hz | 5.85 Hz | 2048 | 166 ms | 26.6 ms | 165k (17.5) | 120k (17) | 80k (16.5) | 55k (16) |
| 200 Hz | 7.8 Hz | 1536 | 125 ms | 20 ms | 140k (17) | 100k (16.5) | 70k (16) | 45k (15.5) |
| 300 Hz | 11.7 Hz | 1024 | 83.3 ms | 13.3 ms | 115k (17) | 90k (16.5) | 65k (16) | 40k (15.5) |
| 600 Hz | 23.4 Hz | 512 | 41.6 ms | 6.6 ms | 90k (16.5) | 60k (16) | 50k (15.5) | 30k (15) |
| 1200 Hz | 46.8 Hz | 256 | 20.8 ms | 3.3 ms | 60k (16) | 43k (15.5) | 32k (15) | 20k (14.5) |

## ON-CHIP REGISTERS

The AD 7730 contains thirteen on-chip registers which can be accessed via the serial port of the part. These registers are summarized in Figure 4 and in T able V and described in detail in the following sections.


Figure 4. Register Overview

Table V. Summary of On-Chip Registers

| Register Name | Type | Size |  | Power-On/Res Default Value |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Communications Register | W rite Only | 8 Bits |  | N ot Applicable |  |
| $\overline{\text { WEN }}$ ZERO | RW1 RW0 | ZERO | RS2 | RS1 | RS0 |
| Status Register | Read Only | 8 Bits |  | CX Hex |  |
| $\overline{\text { RDY }}$ STDY | STBY NOREF | M S3 | M S2 | M S1 | M So |
| D ata Register | Read Only | 16 Bits or 24 Bits |  | 000000 Hex |  |
| M ode R egister | Read/W rite | 16 Bits |  | 01B0 Hex |  |
| MD2 MD1 | MDO $\overline{\mathrm{B}} / \mathrm{U}$ | DEN | D 1 | D 0 | WL |
| HIREF ZERO | RN1 RN0 | CLKDIS | BO | CH 1 | CHO |


| Filter Register |  | Read/W rite | 24 Bits |  | 200010 Hex |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SF 11 SF 10 | SF9 | SF 8 | SF 7 | SF 6 | SF 5 | SF 4 |
| SF3 SF 2 | SF 1 | SFO | ZERO | ZERO | SKIP | FAST |
| ZERO ZERO | AC | CHP | DL3 | DL2 | DL1 | DL0 |
| DAC Register | Read/W rite |  | 8 Bits |  | 20 Hex |  |
| ZERO ZERO | DA | C5 DAC4 | DAC3 | DAC2 | DAC1 | DACO |
| Offset R egister | Read/W rite |  | 24 Bits |  | 800000 Hex |  |

Gain Register Read/Write 24 Bits 59AEE7Hex

T est Register Read/W rite 24 Bits 000000 Hex

## Communications Register ( $\mathbf{R S 2}$ - $\mathrm{RSO}=\mathbf{0 , 0 , 0} \mathbf{0}$

The Communications Register is an 8-bit write-only register. All communications to the part must start with a write operation to the Communications Register. The data written to the Communications Register determines whether the next operation is a read or write operation, the type of read operation, and to which register this operation takes place. F or single-shot read or write operations, once the subsequent read or write operation to the selected register is complete, the interface returns to where it expects a write operation to the Communications Register. T his is the default state of the interface, and on power-up or after a $\overline{\mathrm{RESET}}$, the AD 7730 is in this default state waiting for a write operation to the Communications Register. In situations where the interface sequence is lost, a write operation of at least 32 serial clock cycles with DIN high, returns the AD 7730 to this default state by resetting the part. T able VI outlines the bit designations for the Communications Register. CRO through CR 7 indicate the bit location, CR denoting the bits are in the C ommunications R egister. CR 7 denotes the first bit of the data stream.

Table VI. Communications Register

| CR7 | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CR0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { WEN }}$ | ZERO | RW1 | RW0 | ZERO | RS2 | RS1 | RS0 |


| Bit Location | Bit Mnemonic | Description |
| :---: | :---: | :---: |
| CR 7 | $\overline{\mathrm{WEN}}$ | Write Enable Bit. A 0 must be written to this bit so the write operation to the Communications Register actually takes place. If a 1 is written to this bit, the part will not clock on to subsequent bits in the register. It will stay at this bit location until a 0 is written to this bit. Once a 0 is written to the $\overline{\mathrm{WEN}}$ bit, the next seven bits will be loaded to the Communications Register. |
| CR6 | ZERO | A zero must be written to this bit to ensure correct operation of the AD 7730. |
| CR5, CR4 | RW 1, RW 0 | Read/ $W$ rite M ode Bits. T hese two bits determine the nature of the subsequent read/write operation. T able VII outlines the four options. |

Table VII. Read/Write Mode

| RW1 | RW0 | Read/Write Mode |
| :--- | :--- | :--- |
| 0 | 0 | Single Write to Specified Register |
| 0 | 1 | Single Read of Specified Register |
| 1 | 0 | Start Continuous Read of Specified R egister |
| 1 | 1 | Stop Continuous Read M ode |

W ith 0,0 written to these two bits, the next operation is a write operation to the register specified by bits RS2, RS1, RS0. O nce the subsequent write operation to the specified register has been completed, the part returns to where it is expecting a write operation to the Communications Register. With 0,1 written to these two bits, the next operation is a read operation of the register specified by bits RS2, RS1, RS0. Once the subsequent read operation to the specified register has been completed, the part returns to where it is expecting a write operation to the Communications Register.
W riting 1,0 to these bits, sets the part into a mode of continuous reads from the register specified by bits RS2, RS1, RS0. The most likely registers with which the user will want to use this function are the D ata Register and the Status Register. Subsequent operations to the part will consist of read operations to the specified register without any intermediate writes to the Communications R egister. This means that once the next read operation to the specified register has taken place, the part will be in a mode where it is expecting another read from that specified register. The part will remain in this continuous read mode until 30 Hex has been written to the Communications Register.
When 1,1 is written to these bits (and 0 written to bits CR3 through CR0), the continuous read mode is stopped and the part returns to where it is expecting a write operation to the Communications R egister. N ote, the part continues to look at the DIN line on each SCLK edge during continuous read mode to determine when to stop the continuous read mode. T herefore, the user must be careful not to inadvertently exit the continuous read mode or reset the AD 7730 by writing a series of 1 s to the part. The easiest way to avoid this is to place a logic 0 on the DIN line while the part is in continuous read mode. Once the part is in continuous read mode, the user should ensure that an integer multiple of 8 serial clocks should have taken place before attempting to take the part out of continuous read mode.

| Bit <br> Location | Bit <br> Mnemonic | Description |
| :--- | :--- | :--- |
| CR3 | ZERO | A zero must be written to this bit to ensure correct operation of the AD 7730. |
| CR2-CR0 | RS2-RS0 | Register Selection Bits. RS2 is the M SB of the three selection bits. The three bits select <br> which register type the next read or write operation operates upon as shown in Table VIII. |

Table VIII. Register Selection

| RS2 | RS1 | RS0 | Register |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | C ommunications Register (W rite O peration) |
| 0 | 0 | 0 | Status Register (Read O peration) |
| 0 | 0 | 1 | D ata R egister |
| 0 | 1 | 0 | M ode R egister |
| 0 | 1 | 1 | Filter R egister |
| 1 | 0 | 0 | D AC R egister |
| 1 | 0 | 1 | Offset Register |
| 1 | 1 | 0 | Gain Register |
| 1 | 1 | 1 | T est Register |

## Status Register (RS2-RSO = 0, 0, 0); Power-On/Reset Status: CX Hex

The Status Register is an 8-bit read-only register. To access the Status Register, the user must write to the Communications Register selecting either a single-shot read or continuous read mode and load bits RS2, RS1, RS0 with $0,0,0$. Table IX outlines the bit designations for the Status Register. SR 0 through SR 7 indicate the bit location, SR denoting the bits are in the Status Register. SR 7 denotes the first bit of the data stream. Figure 5 shows a flowchart for reading from the registers on the AD 7730. The number in brackets indicates the power-on/reset default status of that bit.

TableIX. Status Register

| SR 7 | SR 6 | SR5 | SR 4 | SR3 | SR2 | SR 1 | SRO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RDY}}$ (1) | $\overline{\text { STDY (1) }}$ | ST BY (0) | NOREF (0) | M S3 (X) | M S2 (X) | M S1 (X) | M S0 (X) |


| Bit <br> Location | Bit <br> Mnemonic | Description |
| :---: | :---: | :---: |
| SR 7 | RDY | Ready Bit. This bit provides the status of the RDY flag from the part. T he status and function of this bit is the same as the RDY output pin. A number of events set the RDY bit high as indicated in T able XVIII. |
| SR6 | STDY | Steady Bit. T his bit is updated when the filter writes a result to the $D$ ata Register. If the filter is in FASTStep mode (see Filter Register section) and responding to a step input, the STDY bit remains high as the initial conversion results become available. The RDY output and bit are set low on these initial conversions to indicate that a result is available. If the STDY is high, however, it indicates that the result being provided is not from a fully settled second-stage FIR filter. When the FIR filter has fully settled, the STDY bit will go low coincident with RDY. If the part is never placed into its FA ST Step mode, the STDY bit will go low at the first D ata Register read and it is not cleared by subsequent D ata Register reads. <br> A number of events set the STDY bit high as indicated in T able XVIII. STDY is set high along with RDY by all events in the table except a D ata R egister read. |
| SR5 | STBY | Standby Bit. This bit indicates whether the AD 7730 is in its Standby M ode or normal mode of operation. The part can be placed in its standby mode using the STANDBY input pin or by writing 011 to the M D 2 to M D 0 bits of the M ode Register. T he power-on/reset status of this bit is 0 assuming the STANDBY pin is high. |
| SR 4 | NOREF | No R eference Bit. If the voltage between the REF IN (+) and REF IN (-) pins is below 0.3 V , or either of these inputs is open-circuit, the N OREF bit goes to 1. If N OREF is active on completion of a conversion, the D ata Register is loaded with all 1s. If NOREF is active on completion of a calibration, updating of the calibration registers is inhibited. |
| SR 3-SR 0 | M S3-M S0 | These bits are for factory use. The power-on/reset status of these bits vary, depending on the factory-assigned number. |

## Data Register (RS2-RS0 = 0, 0, 1); Power On/Reset Status: 000000 Hex

The D ata Register on the part is a read-only register which contains the most up-to-date conversion result from the AD 7730. Figure 5 shows a flowchart for reading from the registers on the AD 7730. The register can be programmed to be either 16 bits or 24 bits wide, determined by the status of the WL bit of the M ode Register. T he RDY output and RDY bit of the Status Register are set low when the D ata Register is updated. The RDY pin and RDY bit will return high once the full contents of the register (either 16 bits or 24 bits) have been read. If the D ata R egister has not been read by the time the next output update occurs, the RDY pin and RDY bit will go high for at least $100 \times \mathrm{t}_{\mathrm{CLK} \operatorname{IN}}$, indicating when a read from the $D$ ata Register should not be initiated to avoid a transfer from the $D$ ata Register as it is being updated. O nce the updating of the $D$ ata Register has taken place, RDY returns low.
If the C ommunications Register data sets up the part for a write operation to this register, a write operation must actually take place in order to return the part to where it is expecting a write operation to the C ommunications Register (the default state of the interface). H owever, the 16 or 24 bits of data written to the part will be ignored by the AD 7730.

## Mode Register (RS2-RS0 = 0, 1, 0); Power On/Reset Status: 01B0Hex

The $M$ ode Register is a 16 -bit register from which data can be read or to which data can be written. This register configures the operating modes of the AD 7730, the input range selection, the channel selection and the word length of the D ata Register. T able X outlines the bit designations for the M ode R egister. M R 0 through M R15 indicate the bit location, M R denoting the bits are in the M ode Register. M R 15 denotes the first bit of the data stream. T he number in brackets indicates the power-on/reset default status of that bit. Figure 5 shows a flowchart for reading from the registers on the AD 7730 and Figure 6 shows a flowchart for writing to the registers on the part.

Table X. Mode Register

| M R15 | M R14 | M R13 | M R12 | M R11 | M R10 | M R9 | M R 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| M D 2 (0) | M D 1 (0) | M D 0 (0) | $\overline{\mathrm{B}} / \mathrm{U}$ (0) | DEN (0) | D 1 (0) | D 0 (0) | WL (1) |
| M R 7 | M R6 | M R 5 | M R 4 | M R3 | M R 2 | M R1 | M R 0 |
| HIREF (1) | ZERO (0) | RN 1 (1) | RN 0 (1) | CLKDIS (0) | BO (0) | CH 1 (0) | CHO (0) |


| Bit <br> Location | Bit <br> Mnemonic | Description |
| :--- | :--- | :--- | | M R15-M R13 | M D 2-M D0 | M ode Bits. These three bits determine the mode of operation of the AD 7730 as outlined in <br> T able XI. The modes are independent, such that writing new mode bits to the M ode R egister <br> will exit the part from the mode in which it is operating and place it in the new requested mode <br> immediately after the M ode Register write. The function of the mode bits is described in more <br> detail below. |
| :--- | :--- | :--- |

Table XI. Operating Modes

| MD2 | MD1 | MD0 | Mode of Operation |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Sync (Idle) M ode Power-O n/R eset D efault |
| 0 | 0 | 1 | Continuous Conversion M ode |
| 0 | 1 | 0 | Single Conversion M ode |
| 0 | 1 | 1 | Power-D own (Standby) M ode |
| 1 | 0 | 0 | Internal Zero-Scale Calibration |
| 1 | 0 | 1 | Internal Full-Scale Calibration |
| 1 | 1 | 0 | System Zero-Scale C alibration |
| 1 | 1 | 1 | System Full-Scale C alibration |


| MD2 | MD 1 | MDO | Operating Mode |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Sync (Idle) M ode. In this mode, the modulator and filter are held in reset mode and the AD 7730 is not processing any new samples or data. Placing the part in this mode is equivalent to exerting the $\overline{\mathrm{SYNC}}$ input pin. H owever, exerting the SYNC pin does not actually force these mode bits to $0,0,0$. The part returns to this mode after a calibration or after a conversion in Single C onversion M ode. This is the default condition of these bits after Power-On/Reset. |
| 0 | 0 | 1 | Continuous C onversion M ode. In this mode, the AD 7730 is continuously processing data and providing conversion results to the $D$ ata Register at the programmed output update rate (as determined by the Filter Register). F or most applications, this would be the normal operating mode of the AD 7730. |
| 0 | 1 | 0 | Single C onversion M ode. In this mode, the AD 7730 performs a single conversion, updates the $D$ ata Register, returns to the Sync M ode and resets the mode bits to $0,0,0$. The result of the single conversion on the AD 7730 in this mode will not be provided until the full settling time of the filter has elapsed. |
| 0 | 1 | 1 | Power-D own (Standby) M ode. In this mode, the AD 7730 goes into its power-down or standby state. Placing the part in this mode is equivalent to exerting the STANDBY input pin. H owever, exerting $\overline{\text { STANDBY }}$ does not actually force these mode bits to $0,1,1$. |
| 1 | 0 | 0 | Zero-Scale Self-C alibration M ode. This activates zero-scale self-calibration on the channel selected by CH 1 and CHO of the M ode Register. This zero-scale self-calibration is performed at the selected gain on internally shorted (zeroed) inputs. When this zero-scale self-calibration is complete, the part updates the contents of the appropriate Offset Calibration Register and returns to Sync M ode with M D2, M D1 and M D 0 returning to $0,0,0$. The $\overline{\text { RDY }}$ output and bit go high when calibration is initiated and return low when this zero-scale self-calibration is complete to indicate that the part is back in Sync M ode and ready for further operations. |
| 1 | 0 | 1 | Full-Scale Self-C alibration M ode. This activates full-scale self-calibration on the channel selected by CH 1 and CH 0 of the M ode Register. This full-scale self-calibration is performed at the selected gain on an internally-generated full-scale signal. When this full-scale self-calibration is complete, the part updates the contents of the appropriate G ain C alibration Register and Offset Calibration Register and returns to Sync M ode with M D 2, M D 1 and M D 0 returning to $0,0,0$. The $\overline{\mathrm{RDY}}$ output and bit go high when calibration is initiated and return low when this full-scale self-calibration is complete to indicate that the part is back in Sync M ode and ready for further operations. |
| 1 | 1 | 0 | Zero-Scale System C alibration M ode. This activates zero scale system calibration on the channel selected by CH 1 and CH 0 of the M ode Register. C alibration is performed at the selected gain on the input voltage provided at the analog input during this calibration sequence. This input voltage should remain stable for the duration of the calibration. When this zero-scale system calibration is complete, the part updates the contents of the appropriate Offset C alibration Register and returns to Sync M ode with M D 2, MD1 and MDO returning to $0,0,0$. The $\overline{\mathrm{RDY}}$ output and bit go high when calibration is initiated and return low when this zero-scale calibration is complete to indicate that the part is back in Sync M ode and ready for further operations. |
| 1 | 1 | 1 | Full-Scale System C alibration M ode. This activates full-scale system calibration on the selected input channel. C alibration is performed at the selected gain on the input voltage provided at the analog input during this calibration sequence. This input voltage should remain stable for the duration of the calibration. When this full-scale system calibration is complete, the part updates the contents of the appropriate Gain Calibration Register and returns to Sync M ode with M D $2, ~ M D 1$ and M D 0 returning to $0,0,0$. The $\overline{\text { RDY }}$ output and bit go high when calibration is initiated and return low when this full-scale calibration is complete to indicate that the part is back in Sync M ode and ready for further operations. |



| Bit <br> Location | Bit <br> Mnemonic | Description |
| :--- | :--- | :--- | | M R2 | BO | Burnout Current Bit. A 1 in this bit activates the burnout currents. When active, the burnout currents <br> connect to the selected analog input pair, one source current to the AIN ( + ) input and one sink current to <br> the AIN (-) input. A 0 in this bit turns off the on-chip burnout currents. <br> M R1-M R0 |
| :--- | :--- | :--- |
| CH 1-CH0 | Channel Selection Bits. These bits select the analog input channel to be converted or calibrated as <br> outlined in T able XIII. W ith CH 1 at 1 and CH 0 at 0, the part looks at the AIN 1(-) input internally <br> shorted to itself. This can be used as a test method to evaluate the noise performance of the part with <br> no external noise sources. In this mode, the AIN 1(-) input should be connected to an external voltage <br> within the allowable common-mode range of the part. The Offset and G ain C alibration Registers on <br> the part are paired. There are three pairs of calibration registers labelled Register Pair 0 through Regis- <br> ter Pair 2. These are assigned to the input channel pairs as outlined in T able XIII. |  |

Table XIII. Channel Selection

| CH1 | CHO | Input Channel Pair |  | Calibration Register Pair |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Positive Input | Negative Input |  |
| 0 | 0 | AIN 1(+) | AIN 1(-) | Register Pair 0 |
| 0 | 1 | AIN 2(+) | AIN 2(-) | Register Pair 1 |
| 1 | 0 | AIN 1(-) | AIN 1(-) | Register Pair 0 |
| 1 | 1 | AIN 1(-) | AIN 2(-) | Register Pair 2 |

## Filter Register (RS2-RS0 = 0, 1, 1); Power-On/Reset Status: $\mathbf{2 0 0 0 1 0}$ Hex

The Filter R egister is a 24-bit register from which data can be read or to which data can be written. This register determines the amount of averaging performed by the filter and the mode of operation of the filter. It also sets the chopping mode and the delay associated with chopping the inputs. T able XIV outlines the bit designations for the Filter Register. FR0 through FR23 indicate the bit location, FR denoting the bits are in the Filter Register. F R23 denotes the first bit of the data stream. The number in brackets indicates the power-on/reset default status of that bit. Figure 5 shows a flowchart for reading from the registers on the AD 7730 and Figure 6 shows a flowchart for writing to the registers on the part.

Table XIV. Filter Register

| FR23 | FR22 | FR21 | FR20 | FR 19 | FR18 | FR17 | FR16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SF 11 (0) | SF 10 (0) | SF9 (1) | SF 8 (0) | SF7 (0) | SF 6 (0) | SF 5 (0) | SF 4 (0) |
| FR15 | FR14 | FR13 | FR12 | FR11 | FR10 | FR9 | FR8 |
| SF3 (0) | SF 2 (0) | SF 1 (0) | SF 0 (0) | ZERO (0) | ZERO (0) | SKIP (0) | FAST (0) |
| FR 7 | FR6 | FR5 | FR4 | FR3 | FR2 | FR1 | FR0 |
| ZERO (0) | ZERO (0) | AC (0) | CHP (1) | DL 3 (0) | DL2 (0) | DL1 (0) | DLO (0) |


| Bit <br> Location | Bit <br> Mnemonic | Description |
| :---: | :---: | :---: |
| FR23-FR12 | SF 11-SF 0 | Sinc ${ }^{3}$ Filter Selection Bits. The AD 7730 contains two filters: a sinc ${ }^{3}$ filter and an FIR filter. The 12 bits programmed to SF 11 through SF 0 set the amount of averaging the $\operatorname{sinc}^{3}$ filter performs. As a result, the number programmed to these 12 bits affects the -3 dB frequency and output update rate from the part (see Filter A rchitecture section). The allowable range for SF words depends on whether the part is operated with CHOP on or off and SKIP on or off. T able XV outlines the SF ranges for different setups. All output update rates will be one-half those quoted in Table XV for the AD 7730L operating with a 2.4576 M Hz clock. |

Table XV. SF Ranges

| CHOP | SKIP | SF Range | Output Update Rate Range (Assuming 4.9152 MHz Clock) |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 2048 to 150 | 150 Hz to 2.048 kHz |
| 1 | 0 | 2048 to 75 | 50 Hz to 1.365 kHz |
| 0 | 1 | 2048 to 40 | 150 Hz to 7.6 kHz |
| 1 | 1 | 2048 to 20 | 50 Hz to 5.12 kHz |


| $\begin{aligned} & \text { Bit } \\ & \text { Location } \end{aligned}$ | Bit Mnemonic | Description |
| :---: | :---: | :---: |
| FR11-FR10 | ZERO | A zero must be written to these bits to ensure correct operation of the AD 7730. |
| FR9 | SKIP | FIR Filter Skip Bit. With a 0 in this bit, the AD 7730 performs two stages of filtering before shipping a result out of the filter. The first is a sinc ${ }^{3}$ filter followed by a 22 -tap FIR filter. With a 1 in this bit, the FIR filter on the part is bypassed and the output of the sinc ${ }^{3}$ is fed directly as the output result of the AD 7730's filter (see Filter Architecture for more details on the filter implementation). |
| FR8 | FAST | FASTStep M ode Enable Bit. A 1 in this bit enables the FASTStep mode on the AD 7730. In this mode, if a step change on the input is detected, the FIR calculation portion of the filter is suspended and replaced by a simple moving average on the output of the sinc ${ }^{3}$ filter. Initially, two outputs from the sinc ${ }^{3}$ filter are used to calculate an AD 7730 output. The number of $\operatorname{sinc}^{3}$ outputs used to calculate the moving average output is increased (from 2 to 4 to 8 to 16) until the $\overline{\text { STDY }}$ bit goes low. When the FIR filter has fully settled after a step, the $\overline{\text { STDY }}$ bit will become active and the FIR filter is switched back into the processing loop (see Filter Architecture section for more details on the FAST Step mode). |
| FR7-FR6 | ZERO | A zero must be written to these bits to ensure correct operation of the AD 7730. |
| FR5 | AC | AC Excitation Bit. If the signal source to the AD 7730 is ac-excited, a 1 must be placed in this bit. For dc-excited inputs, this bit must be 0 . The ac bit has no effect if CHP is 0 . With the ac bit at 1 , the AD 7730 assumes that the voltage at the $\operatorname{AIN}(+) / \operatorname{AIN}(-)$ and REF IN (+)/REF IN (-) input terminals are reversed on alternate input sampling cycles (i.e. chopped). N ote that when the AD 7730 is performing internal zero-scale or full-scale calibrations, the ac bit is treated as a 0 , i.e., the device performs these self-calibrations with dc excitation. |
| FR4 | CHP | Chop Enable Bit. This bit determines if the chopping mode on the part is enabled. A 1 in this bit location enables chopping on the part. When the chop mode is enabled, the part is effectively chopped at its input and output to remove all offset and offset drift errors on the part. If offset performance with time and temperature are important parameters in the design, it is recommended that the user enable chopping on the part. If the input signal is dc-excited, the user has the option of operating the part in either chop or nonchop mode. If the input signal is ac-excited, both the ac bit and the CHP bit must be set to 1. The chop rate on the ACX and $\overline{\mathrm{ACX}}$ signals is one half of the programmed output rate of the part and thus the chopping frequency varies with the programmed output rate. |
| FR3-FR0 | DL3-DL0 | D elay Selection Bits. These four bits program the delay (in modulator cycles) to be inserted after each chop edge when the CHP bit is 1 . One modulator cycle is MCLK IN/16 and is $3.25 \mu$ st M CLK IN $=4.9152 \mathrm{M} \mathrm{Hz}$. A delay should only be required when in ac mode. Its purpose is to cater for external delays between the switching signals (ACX and $\overline{\mathrm{ACX}}$ ) and when the analog inputs are actually switched and settled. During the specified number of cycles (between 0 and 15), the modulator is held in reset and the filter does not accept any inputs. If CHP = 1, the output rate is (MCLK IN / $16 \times(\mathrm{DL}+3 \times \mathrm{SF}$ ) where DL is the value loaded to bits DL0-DL3. The chop rate is always one half of the output rate. This chop period takes into account the programmed delay and the fact that the sinc ${ }^{3}$ filter must settle every chop cycle. W ith CHP $=0$, the output rate is $1 / S F$. |

## AD7730/AD7730L

## DAC Register (RS2-RS0 = 1, 0, 0); Power On/Reset Status: $\mathbf{2 0}$ Hex

The DAC Register is an 8-bit register from which data can either be read or to which data can be written. This register provides the code for the offset-compensation DAC on the part. T able XVI outlines the bit designations for the DAC Register. DR0 through DR7 indicate the bit location, DR denoting the bits are in the DAC Register. DR 7 denotes the first bit of the data stream. The number in brackets indicates the power-on/reset default status of that bit. Figure 5 shows a flowchart for reading from the registers on the AD 7730 and Figure 6 shows a flowchart for writing to the registers on the part.

Table XVI. DAC Register

| DR7 | DR6 |  | DR5 |  | DR4 | DR3 | DR2 |  | DR1 | DR0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZERO (0) | ZERO (0) | DAC5 (1) | DAC4 (0) | DAC3 $(0)$ | DAC2 (0) | DAC1 (0) | DAC0 (0) |  |  |  |


| Bit <br> Location | Bit <br> Mnemonic | Description |
| :---: | :---: | :---: |
| DR7-DR6 | ZERO | A zero must be written to these bits to ensure correct operation of the AD 7730. |
| DR5-DR0 | DAC5-DAC0 | DAC Selection Bits. These bits program the output of the offset DAC. The DAC is effectively 6 bits with one sign bit (DAC5) and five magnitude bits. With DAC5 at 1, the DAC output subtracts from the analog input before it is applied to the PGA. With DAC 5 at 0 , the DAC output adds to the analog input before it is applied to the PGA. The DAC output is given by $\left(\mathrm{V}_{\text {REF }} / 62.5\right) \times(\mathrm{D} / 32)=\left(\mathrm{V}_{\text {REF }} / 2000\right) \times \mathrm{D}$ where D is the decimal equivalent of bits DAC 4 to DAC 0 . Thus, for a 5 V reference applied across the REF IN pins, the DAC resolution is 2.5 mV and offsets in the range -77.5 mV to +77.5 mV can be removed from the analog input signal before it is applied to the PGA. N ote, that the HIREF bit has no effect on the DAC range or resolution, it controls the ADC range only. |

## Offset Calibration Register (RS2-RS0 = 1, 0, 1); Power-On/Reset Status: $\mathbf{8 0 0 0 0 0}$ Hex

The AD 7730 contains three 24-bit Offset C alibration Registers, labelled Offset C alibration Register 0 to Offset Calibration Register 2 , to which data can be written and from which data can be read. T he three registers are totally independent of each other. The Offset Calibration Register is used in conjunction with the associated Gain Calibration Register to form a register pair. The calibration register pair used to scale the output is as outlined in T able XIII. The Offset Calibration Register is updated after an offset calibration routine ( $1,0,0$ or $1,1,0$ loaded to the M D 2, M D 1, M D 0 bits of the M ode Register). During subsequent conversions, the contents of this register are subtracted from the filter output prior to gain scaling being performed on the word. Figure 5 shows a flowchart for reading from the registers on the AD 7730 and Figure 6 shows a flowchart for writing to the registers on the part.

## Gain Calibration Register (RS2-RS0 = 1, 1, 0); Power-On/Reset Status: 593CEA

The AD 7730 contains three 24-bit Gain C alibration Registers, labelled Gain Calibration Register 0 to $G$ ain $C$ alibration Register 2, to which data can be written and from which data can be read. T he three registers are totally independent of each other. The Gain Calibration Register is used in conjunction with the associated Offset C alibration Register to form a register pair. The calibration register pair used to scale the output is as outlined in T able XIII. The Gain Calibration Register is updated after a gain calibration routine ( $1,0,1$ or $1,1,1$ loaded to the M D 2 , M D 1, M D 0 bits of the M ode Register). D uring subsequent conversions, the contents of this register are used to scale the number which has already been offset corrected with the Offset C alibration Register contents. Figure 5 shows a flowchart for reading from the registers on the AD 7730 and Figure 6 shows a flowchart for writing to the registers on the part.

## Test Register (RS2-RS0 = 1, 1, 1); Power-On/Reset Status: $\mathbf{0 0 0 0 0 0 H e x}$

The AD 7730 contains a 24-bit T est Register to which data can be written and from which data can be read. The contents of this Test Register are used in testing the device. The user is advised not to change the status of any of the bits in this register from the default (Power-On or RESET) status of all Os as the part will be placed in one of its test modes and will not operate correctly. If the part enters one of its test modes, exercising $\overline{\text { RESET }}$ or writing 32 successive $1 s$ to the part will exit the AD 7730 from the mode and return all register contents to their power-on/reset status. N ote, if the part is placed in one of its test modes, it may not be possible to read back the contents of the $T$ est Register depending on the test mode in which the part has been placed.

## READING FROM AND WRITING TO THE ON-CHIP REGISTERS

T he AD 7730 contains a total of thirteen on-chip registers. T hese registers are all accessed over a three-wire interface. As a result, addressing of registers is via a write operation to the topmost register on the part, the Communications Register. Figure 5 shows a flowchart for reading from the different registers on the part summarizing the sequence and the words to be written to access each of the registers. Figure 6 gives a flowchart for writing to the different registers on the part, again summarizing the sequence and words to be written to the AD 7730 .


| Register | Byte W <br> (Hex) | Byte Y <br> (Hex) | Byte Z <br> (Hex) |
| :--- | :--- | :--- | :--- |
| Status Register | 10 | 20 | 30 |
| D ata Register | 11 | 21 | 30 |
| M ode Register | 12 | 22 | 30 |
| Filter Register | 13 | $\mathrm{~N} / \mathrm{A}^{*}$ | $\mathrm{~N} / \mathrm{A}^{*}$ |
| D AC Register | 14 | $\mathrm{~N} / \mathrm{A}^{*}$ | $\mathrm{~N} / \mathrm{A}^{*}$ |
| Offset Register | 15 | $\mathrm{~N} / \mathrm{A}^{*}$ | $\mathrm{~N} / \mathrm{A}^{*}$ |
| Gain Register | 16 | $\mathrm{~N} / \mathrm{A}^{*}$ | $\mathrm{~N} / \mathrm{A}^{*}$ |
| Test Register | 17 | $\mathrm{~N} / \mathrm{A}^{*}$ | $\mathrm{~N} / \mathrm{A}^{*}$ |

*N/A $=N$ ot Applicable. C ontinuous reads of these registers does not make sense as the register contents would remain the same since they are only changed by a write operation.

Figure 5. Flowchart for Reading from the AD7730 Registers


Figure 6. Flowchart for Writing to the AD7730 Registers

## AD7730/AD7730L

## CALIBRATION OPERATION SUMMARY

The AD 7730 contains a number of calibration options as outlined previously. T able XVII summarizes the calibration types, the operations involved and the duration of the operations. There are two methods of determining the end of calibration. The first is to monitor the hardware RDY pin using either interrupt-driven or polling routines. The second method is to do a software poll of the RDY bit in the Status Register. This can be achieved by setting up the part for continuous reads of the Status Register once a calibration has been initiated. The RDY pin and RDY bit go high on initiating a calibration and return low at the end of the calibration routine. At this time, the M D 2, M D 1, M D 0 bits of the M ode Register have returned to 0, 0, 0. The FAST and SKIP bits are treated as 0 for the calibration sequence so the full filter is always used for the calibration routines. See Calibration section for full detail.

Table XVII. Calibration Operations

| Calibration Type | MD2, MD1, MDO | Duration to $\overline{\text { RDY }}$ <br> Low $(C H P=1)$ | Duration to $\overline{\text { RDY }}$ <br> Low (CHP = 0) | Calibration Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Internal Zero-Scale | 1, 0, 0 | $22 \times 1 / O$ utput Rate | $24 \times 1 / 0$ utput Rate | Calibration on internal shorted input with PGA set for selected input range. The ac bit is ignored for this calibration sequence. The sequence is performed with dc excitation. The Offset C alibration Register for the selected channel is updated at the end of this calibration sequence. For full selfcalibration, this calibration should be preceded by an Internal Full-Scale calibration. For applications which require an Internal Zero-Scale and System Full-Scale calibration, this Internal Zero-Scale calibration should be performed first. |
| Internal Full-Scale | 1, 0, 1 | $44 \times 1 / O$ utput Rate | $48 \times 1 / O$ utput Rate | C alibration on internally-generated input full-scale with PGA set for selected input range. The ac bit is ignored for this calibration sequence. T he sequence is performed with dc excitation. The Gain Calibration Register for the selected channel is updated at the end of this calibration sequence. It is recommended that internal full-scale calibrations are performed on the 80 mV range, regardless of the subsequent operating range, to optimize the postcalibration gain error. This calibration should be followed by either an Internal Zero-Scale or System Zero-Scale calibration. This zero-scale calibration should be performed at the operating input range. |
| System Zero-Scale | 1, 1, 0 | $22 \times 1 / O$ utput Rate | $24 \times 1 /$ utput Rate | C alibration on externally applied input voltage with PGA set for selected input range. The input applied is assumed to be the zero scale of the system. If $\mathrm{ac}=1$, the system continues to use ac excitation for the duration of the calibration. F or full system calibration, this System ZeroScale calibration should be performed first. For applications which require a System Zero-Scale and Internal Full-Scale calibration, this calibration should be preceded by the Internal Full-Scale calibration. The Offset Calibration Register for the selected channel is updated at the end of this calibration sequence. |
| System F ull-Scale | 1, 1, 1 | $22 \times 1 / O$ utput Rate | $24 \times 1 / 0$ utput Rate | C alibration on externally-applied input voltage with PGA set for selected input range. T he input applied is assumed to be the full-scale of the system. If $\mathrm{ac}=1$, the system continues to use ac excitation for the duration of the calibration. This calibration should be preceded by a System Zero-Scale or Internal Zero-Scale calibration. The Gain Calibration Register for the selected channel is updated at the end of this calibration sequence. |

## CIRCUIT DESCRIPTION

The AD 7730 is a sigma-delta A/D converter with on-chip digital filtering, intended for the measurement of wide dynamic range, low-frequency signals such as those in weigh-scale, strain-gage, pressure transducer or temperature measurement applications. It contains a sigma-delta (or charge-balancing) ADC, a calibration microcontroller with on-chip static RAM , a clock oscillator, a digital filter and a bidirectional serial communications port. The part consumes 13 mA of power supply current with a standby mode which consumes only $25 \mu \mathrm{~A}$. The part operates from a single +5 V supply. The clock source for the part can be provided via an external clock or by connecting a crystal oscillator or ceramic resonator across the M CLK IN and M CLK OUT pins.
The part contains two programmable-gain fully differential analog input channels. The part handles a total of eight different input ranges which are programmed via the on-chip registers. There are four differential unipolar ranges: 0 mV to $+10 \mathrm{mV}, 0 \mathrm{mV}$ to $+20 \mathrm{mV}, 0 \mathrm{mV}$ to +40 mV and 0 mV to +80 mV and four differential bipolar ranges: $\pm 10 \mathrm{mV}, \pm 20 \mathrm{mV}, \pm 40 \mathrm{mV}$ and $\pm 80 \mathrm{mV}$.
The AD 7730 employs a sigma-delta conversion technique to realize up to 24 bits of no missing codes performance. The sigma-delta modulator converts the sampled input signal into a digital pulse train whose duty cycle contains the digital information. A digital low-pass filter processes the output of the sigmadelta modulator and updates the data register at a rate that can be programmed over the serial interface. T he output data from the part is accessed over this serial interface. The cutoff frequency and output rate of this filter can be programmed via on-chip
registers. The output noise performance and peak-to-peak resolution of the part varies with gain and with the output rate as shown in T ables I to IV.
The analog inputs are buffered on-chip allowing the part to handle significant source impedances on the analog input. This means that external R, C filtering (for noise rejection or RFI reduction) can be placed on the analog inputs if required. Both analog channels are differential, with a common-mode voltage range that comes within 1.2 V of $A G N D$ and 0.95 V of $A V_{D D}$. The reference input is also differential and the common-mode range here is from $A G N D$ to $A V_{D D}$.
The part contains a 6-bit DAC that is controlled via on-chip registers. This DAC can be used to remove TARE values of up to $\pm 80 \mathrm{mV}$ from the analog input signal range. The resolution on this TARE function is 1.25 mV for $\mathrm{a}+2.5 \mathrm{~V}$ reference and 2.5 mV with a +5 V reference.

The AD 7730 can accept input signals from a dc-excited bridge. It can also handle input signals from an ac-excited bridge by using the ac excitation clock signals (ACX and ACX) to switch the supplies to the bridge. ACX and ACX are nonoverlapping clock signals used to synchronize the external ac supplies that drive the transducer bridge. These ACX clocks are demodulated on the AD 7730 input.
The AD 7730 contains a number of hardware and software events that set or reset status flags and bits in registers. T able XVIII summarizes which blocks and flags are affected by the different events.

Table XVIII. Reset Events

| Event | Set Registers <br> to Default | Mode <br> Bits | Filter <br> Reset | Analog <br> Power-Down | Reset Serial <br> Interface | Set $\overline{R D Y}$ <br> Pin/Bit | Set $\overline{\text { STDY }}$ <br> Bit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Power-On Reset | Yes | 000 | Yes | Yes | Yes | Yes | Yes |
| RESET Pin | Yes | 000 | Yes | No | Yes | Yes | Yes |
| STANDBY Pin | No | As Is | Yes | Yes | No | Yes | Yes |
| M ode 011 W rite | No | 011 | Yes | Yes | No | Yes | Yes |
| SYNC Pin | No | AsIs | Yes | No | No | Yes | Yes |
| M ode 000 W rite | No | 000 | Yes | No | No | Yes | Yes |
| Conversion or | No | New | Initial | No | No | Yes | Yes |
| Cal M ode W rite |  | Value | Reset |  |  | Yes | Yes |
| Clock 32 1s | Yes | 000 | Yes | No | Yes | Yes | No |
| Data Register Read | No | AsIs | No | No | No |  |  |

## AD7730/AD7730L

## ANALOG INPUT <br> Analog Input Channels

The AD 7730 contains two differential analog input channels, a primary input channel, AIN 1, and a secondary input channel, AIN 2. T he input pairs provide programmable gain, differential channels which can handle either unipolar or bipolar input signals. It should be noted that the bipolar input signals are referenced to the respective AIN (-) input of the input pair. T he secondary input channel can also be reconfigured as two digital output port bits.
A two-channel differential multiplexer switches one of the two input channels to the on-chip buffer amplifier. T his multiplexer is controlled by the CHO 0 and CH 1 bits of the M ode Register. When the analog input channel is switched, the $\overline{\text { RDY }}$ output goes high and the settling time of the part must elapse before a valid word from the new channel is available in the D ata Register (indicated by $\overline{\text { RDY }}$ going low).

## Buffered Inputs

The output of the multiplexer feeds into a high impedance input stage of the buffer amplifier. As a result, the analog inputs can handle significant source impedances. This buffer amplifier has an input bias current of $50 \mathrm{nA}(\mathrm{CHP}=1)$ and $60 \mathrm{nA}(\mathrm{CHP}=0)$. This current flows in each leg of the analog input pair. The offset current on the part is the difference between the input bias on the legs of the input pair. This offset current is less than $10 \mathrm{nA}(\mathrm{CHP}=1)$ and $30 \mathrm{nA}(\mathrm{CHP}=0)$. Large source resistances result in a dc offset voltage developed across the source resistance on each leg, but matched impedances on the analog input legs will reduce the offset voltage to that generated by the input offset current.

## Analog Input Ranges

The absolute input voltage range is restricted to between $A G N D+1.2 \mathrm{~V}$ to $A V_{D D}-0.95 \mathrm{~V}$, which also places restrictions on the common-mode range. C are must be taken in setting up the common-mode voltage and input voltage range so these limits are not exceeded, otherwise there will be a degradation in linearity performance.
In some applications, the analog input range may be biased either around system ground or slightly below system ground. In such cases, the AGND of the AD 7730 must be biased negative with respect to system ground so the analog input voltage does not go within 1.2 V of AGND. Care should taken to ensure that the differential between either $A V_{D D}$ or $D V_{D D}$ and this biased AGND does not exceed 5.5 V . This is discussed in more detail in the Applications section.

## Programmable Gain Amplifier

The output from the buffer amplifier is summed with the output of the 6-bit Offset DAC before it is applied to the input of the on-chip programmable gain amplifier (PGA). The PGA can handle four different unipolar input ranges and four bipolar ranges. With the HIREF bit of the M ode Register at 0 and a +2.5 V reference (or the HIREF bit at 1 and $\mathrm{a}+5 \mathrm{~V}$ reference), the unipolar ranges are 0 mV to $+10 \mathrm{mV}, 0 \mathrm{mV}$ to +20 mV , 0 mV to +40 mV , and 0 mV to +80 mV , while the bipolar ranges are $\pm 10 \mathrm{mV}, \pm 20 \mathrm{mV}, \pm 40 \mathrm{mV}$ and $\pm 80 \mathrm{mV}$. These are the nominal ranges that should appear at the input to the on-chip PGA.

## Offset DAC

The purpose of the Offset DAC is to either add or subtract an offset so the input range at the input to the PGA is as close as possible to the nominal. If the output of the 6-bit Offset DAC is 0 V , the differential voltage ranges that appear at the analog input to the part will also appear at the input to the PGA. If, however, the Offset DAC has an output voltage other than 0 V , the input range to the analog inputs will differ from that applied to the input of the PGA.
The Offset DAC has five magnitude bits and one sign bit. The sign bit determines whether the value loaded to the five magnitude bits is added to or subtracted from the voltage at the analog input pins. Control of the Offset DAC is via the DAC Register which is discussed previously in the On-C hip Registers section. With a 5 V reference applied between the REF IN pins, the resolution of the $O$ ffset DAC is 2.5 mV with a range that allows addition or subtraction of 77.5 mV . With a 2.5 V reference applied between the REF IN pins, the resolution of the Offset DAC is 1.25 mV with a range that allows addition or subtraction of 38.75 mV .
Following is an example of how the Offset DAC works. If the differential input voltage range the user had at the analog input pins was +20 mV to +30 mV , the Offset D AC should be programmed to subtract 20 mV of offset so the input range to the PGA is 0 mV to +10 mV . If the differential input voltage range the user had at the analog input pins was -60 mV to +20 mV , the Offset DAC should be programmed to add 20 mV of offset so the input range to the PGA is $\pm 40 \mathrm{mV}$.

## Bipolar/Unipolar Inputs

The analog inputs on the AD 7730 can accept either unipolar or bipolar input voltage ranges. Bipolar input ranges do not imply that the part can handle negative voltages with respect to system ground on its analog inputs unless the AGND of the part is also biased below system ground. Unipolar and bipolar signals on the AIN (+) input are referenced to the voltage on the respective AIN (-) input. For example, if AIN (-) is +2.5 V and the AD 7730 is configured for an analog input range of 0 to +10 mV with no DAC offset correction, the input voltage range on the AIN ( + ) input is +2.5 V to +2.51 V . Similarly, if $\operatorname{AIN}(-)$ is +2.5 V and the AD 7730 is configured for an analog input range of $\pm 80 \mathrm{mV}$ with no DAC offset correction, the analog input range on the AIN ( + ) input is +2.42 V to +2.58 V (i.e., $2.5 \mathrm{~V} \pm 80 \mathrm{mV}$ ).
Bipolar or unipolar options are chosen by programming the $\overline{\mathrm{B}} / \mathrm{U}$ bit of the M ode Register. This programs the selected channel for either unipolar or bipolar operation. Programming the channel for either unipolar or bipolar operation does not change any of the input signal conditioning; it simply changes the data output coding and the points on the transfer function where calibrations occur. When the AD 7730 is configured for unipolar operation, the output coding is natural (straight) binary with a zero differential voltage resulting in a code of $000 \ldots 000$, a midscale voltage resulting in a code of $100 \ldots 000$ and a fullscale input voltage resulting in a code of $111 \ldots 111$. When the AD 7730 is configured for bipolar operation, the coding is offset binary with a negative full scale voltage resulting in a code of 000 . . 000, a zero differential voltage resulting in a code of $100 \ldots 000$ and a positive full scale voltage resulting in a code of $111 \ldots 111$.

## Burnout Currents

The AD 7730 contains two 100 nA constant current generators, one source current from $A V_{D D}$ to $\operatorname{AIN}(+)$ and one sink current from AIN (-) to AGND. The currents are switched to the selected analog input pair. Both currents are either on or off, depending on the BO bit of the M ode Register. T hese currents can be used in checking that a transducer is still operational before attempting to take measurements on that channel. If the currents are turned on, allowed flow in the transducer, a measurement of the input voltage on the analog input taken and the voltage measured is full scale, it indicates that the transducer has gone open-circuit. If the voltage measured is 0 V , it indicates that the transducer has gone short circuit. F or normal operation, these burnout currents are turned off by writing a 0 to the BO bit. The current sources work over the normal absolute input voltage range specifications.

## REFERENCE INPUT

The AD 7730's reference inputs, REF IN (+) and REF IN (-), provide a differential reference input capability. T he commonmode range for these differential inputs is from AGND to $A V_{D D}$. The nominal reference voltage, $\mathrm{V}_{\text {REF }}$ (REF IN (+)REF IN (-)), for specified operation is +2.5 V with the HIREF bit at 0 V and +5 V with the HIREF bit at 1. The part is also functional with $\mathrm{V}_{\text {REF }}$ of +2.5 V with the H IREF bit at 1 . T his results in a halving of all input ranges. The resolution in nV will be unaltered but will appear halved in terms of counts.
Both reference inputs provide a high impedance, dynamic load. The typical average dc input leakage current over temperature is $8.5 \mu \mathrm{~A}$ with $\mathrm{H} \operatorname{REF}=1$ and $\mathrm{V}_{\text {REF }}=+5 \mathrm{~V}$, and $2.5 \mu \mathrm{~A}$ with HIREF $=0$ and $\mathrm{V}_{\text {REF }}=+2.5 \mathrm{~V}$. Because the input impedance of each reference input is dynamic, external resistance/capacitance combinations on these inputs may result in gain errors on the part.
T he AD 7730 can be operated in either ac or dc mode. If the bridge excitation is fixed dc, the AD 7730 should be operated in dc mode. If the analog input and the reference inputs are externally chopped before being applied to the part the AD 7730 should be operated in ac mode and not dc mode. In ac mode, it is assumed that both the analog inputs and reference inputs are chopped and as a result change phase every alternate chopping cycle. If the chopping is synchronized by the AD 7730 (using the ACX signals to control the chopping) the part then takes into account the reversal of the analog input and reference input signals.
The output noise performance outlined in T ables I through IV is for an analog input of 0 V and is unaffected by noise on the reference. T o obtain the same noise performance as shown in the noise tables over the full input range requires a low noise reference source for the AD 7730. If the reference noise in the bandwidth of interest is excessive, it will degrade the performance of the AD 7730. In applications where the excitation voltage for the bridge transducer on the analog input also drives the reference voltage for the part, the effect of the noise in the excitation voltage will be removed as the application is ratiometric. Figure 7 shows how the reference voltage can be connected in a ratiometric fashion in a dc-excited bridge application. In this case, the excitation voltage for the AD 7730 and the transducer is a dc voltage. The HIREF bit of the M ode Register should be set to 1 . Figure 8 meanwhile shows how the reference can be connected in a ratiometric fashion in an ac-excited bridge


Figure 7. Ratiometric Generation of Reference in DCExcited Bridge Application


Figure 8. Ratiometric Generation of Reference in ACExcited Bridge Application
application. In this case, both the reference voltage for the part and the excitation voltage for the transducer are chopped. Once again, the HIREF bit should be set to 1 .
If the AD 7730 is not used in a ratiometric application, a low noise reference should be used. Recommended 2.5 V reference voltage sources for the AD 7730 include the AD 780, REF 43 and REF 192. If any of these references are used as the reference source for the AD 7730, the HIREF bit should be set to 0 . It is generally recommended to decouple the output of these references to further reduce the noise level.

## Reference Detect

The AD 7730 includes on-chip circuitry to detect if the part has a valid reference for conversions or calibrations. If the voltage between the REF IN (+) and REF IN (-) pins goes below 0.3 V or either the REF IN $(+)$ or REF IN $(-)$ inputs is open circuit, the AD 7730 detects that it no longer has a valid reference. In this case, the NO REF bit of the Status Register is set to a 1.
If the AD 7730 is performing normal conversions and the NO REF bit becomes active, the part places all ones in the $D$ ata Register. Therefore, it is not necessary to continuously monitor the status of the NO REF bit when performing conversions. It is only necessary to verify its status if the conversion result read from the D ata Register is all 1 s .

## AD7730/AD7730L

If the AD 7730 is performing either an offset or gain calibration and the NOREF bit becomes active, the updating of the respective calibration register is inhibited to avoid loading incorrect coefficients to this register. If the user is concerned about verifying that a valid reference is in place every time a calibration is performed, then the status of the NOREF bit should be checked at the end of the calibration cycle.

## SIGMA-DELTA MODULATOR

A sigma-delta ADC generally consists of two main blocks, an analog modulator and a digital filter. In the case of the AD 7730, the analog modulator consists of a difference amplifier, an integrator block, a comparator and a feedback DAC as illustrated in Figure 9. In operation, the analog signal sample is fed to the difference amplifier along with the output of the feedback DAC. The difference between these two signals is integrated and fed to the comparator. The output of the comparator provides the input to the feedback D AC so that the system functions as a negative feedback loop that tries to minimize the difference signal. The digital data that represents the analog input voltage is contained in the duty cycle of the pulse train appearing at the output of the comparator. This duty cycle data can be recovered as a data word using the digital filter. The sampling frequency of the modulator loop is many times higher than the bandwidth of the input signal. The integrator in the modulator shapes the quantization noise (which results from the analog-to-digital conversion) so that the noise is pushed toward one half of the modulator frequency. The digital filter then bandlimits the response to a frequency significantly lower than one half of the modulator frequency. In this manner, the 1-bit output of the comparator is translated into a bandlimited, low noise output from the AD 7730.


Figure 9. Sigma-Delta Modulator Block Diagram

## DIGITAL FILTERING

## Filter Architecture

The output of the modulator feeds directly into the digital filter. This digital filter consists of two portions, a first stage filter and a second stage filter. The first stage filter is a sinc ${ }^{3}$, low-pass filter. The cutoff frequency and output rate of this first stage filter is programmable. T he second stage filter has three distinct modes of operation. In its normal mode, it provides a low-pass FIR filter that processes the output of the first stage filter. When a step change is detected on the analog input, this second stage filter enters a second mode where it performs a variable number of averages for some time after the step change and then the second stage filter switches back to the FIR filter. The third option for the second stage filter is that it is completely bypassed so the only filtering provided on the AD 7730 is the first stage. The various filter stages and options are discussed in the following sections.

## First Stage Filter

The first stage filter is a low-pass, $\operatorname{sinc}^{3}$ or $(\sin x / x)^{3}$ filter whose primary function is to remove the quantization noise introduced at the modulator. The cutoff frequency and output rate of this filter is programmed via the SF 0 to SF 11 bits of the Filter Register. T he frequency response for this first stage filter is shown in F igure 10. The response of this first stage filter is similar to that of an averaging filter but with a sharper roll-off. T he output rate for the filter corresponds with the positioning of the first notch of the filter's frequency response. Thus, for the plot of Figure 10, where the output rate is 600 Hz ( $\mathrm{f}_{\mathrm{CLK} \text { IN }}=4.9152 \mathrm{M} \mathrm{Hz}$ and SF = 512), the first notch of the filter is at 600 Hz . The notches of this $\operatorname{sinc}^{3}$ filter are repeated at multiples of the first notch. The filter provides attenuation of better than 100 dB at these notches. Programming a different cutoff frequency via SF 0 - SF 11 does not alter the profile of the filter response; it changes the frequency of the notches as outlined in the Filter Registers section. This response is repeated at either side of the input sampling frequency ( 307 kHz ) and at either side of multiples of the input sampling frequency.


Figure 10. Frequency Response of First Stage Filter
T he first stage filter has two basic modes of operation. The primary mode of operation for weigh-scale applications is chop mode, which is achieved by placing a 1 in the CHP bit of the Filter Register. The part should be operated in this mode when drift and noise rejection are important criteria in the application. The alternative mode of operation is the nonchop mode, with CHP at 0, which would be used when higher throughput rates are a concern or in applications where the reduced rejection at the chopping frequency in chop mode is an issue.

## Nonchop Mode

With chop mode disabled on the AD 7730, the first stage filter continuously processes input data and produces a result at an output rate determined by the SF word. Operating in nonchop mode can result in a $20 \%$ reduction in noise for a given bandwidth, but without the excellent drift and noise rejection benefits which accrue from chopping the part. T he output update and first notch of this first stage filter correspond and are determined by the relationship:

$$
\text { O utput Rate }=\frac{\mathrm{f}_{\mathrm{CLK}} \text { IN }}{16} \times \frac{1}{\mathrm{SF}}
$$

where $S F$ is the decimal equivalent of the data loaded to the SF bits of the Filter Register and $\mathrm{f}_{\text {CLK IN }}$ is the master clock frequency.

## Chop Mode

With chop mode enabled on the AD 7730, the signal processing chain is synchronously chopped at the analog input and at the output of the first stage filter. This means that for each output of the first stage filter to be computed, the full settling time of the filter has to elapse. This results in an output rate from the filter that is three times lower than for a given SF word than for nonchop mode. The output update and first notch of this first stage filter correspond and are determined by the relationship:

$$
\text { O utput Rate }=\frac{\mathrm{f}_{\mathrm{CLK} \text { IN }}}{16} \times \frac{1}{3 \times \mathrm{SF}}
$$

where $S F$ is the decimal equivalent of the data loaded to the SF bits of the Filter Register and $f_{\text {CLK }}$ iN is the master clock frequency.

## Second Stage Filter

As stated earlier, the second stage filter has three distinct modes of operation which result in a different overall filter profile for the part. T he modes of operation of the second stage filter are discussed in the following sections along with the different filter profiles which result.

## Normal FIR Operation

The normal mode of operation of the second stage filter is as a 22-tap low-pass FIR filter. This second stage filter processes the output of the first stage filter and the net frequency response of the filter is simply a product of the filter response of both filters. The overall filter response of the AD 7730 is guaranteed to have no overshoot.
Figure 11 shows the full frequency response of the AD 7730 when the second stage filter is set for normal FIR operation. T his response is for chop mode enabled with the decimal equivalent of the word in the SF bits set to 512 and a master clock frequency of 4.9152 M Hz . The response will scale proportionately with master clock frequency. The response is shown from dc to 100 Hz . The rejection at $50 \mathrm{~Hz} \pm 1 \mathrm{~Hz}$ and $60 \mathrm{~Hz} \pm 1 \mathrm{~Hz}$ is better than 88 dB .
The $-3 d B$ frequency for the frequency response of the AD 7730 with the second stage filter set for normal FIR operation and chop mode enabled is determined by the following relationship:

$$
\mathrm{f}_{3 \mathrm{~dB}}=0.0395 \times \frac{\mathrm{f}_{\mathrm{CLK}} \mathrm{IN}}{16} \times \frac{1}{3 \times \mathrm{SF}}
$$

In this case, $f_{3 d B}=7.9 \mathrm{~Hz}$ and the stopband, where the attenuation is greater than 64.5 dB , is determined by:

$$
f_{\text {STOP }}=0.14 \times \frac{f_{\text {CLK }} \mathrm{IN}}{16} \times \frac{1}{3 \times S \mathrm{~F}}
$$



Figure 11. Detailed Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Enabled)
Figure 12 shows the frequency response for the same set of conditions as for Figure 11, but in this case the response is shown out to 600 Hz . This response shows that the attenuation of input frequencies close to 200 Hz and 400 Hz is significantly less than at other input frequencies. These "peaks" in the frequency response are a by-product of the chopping of the input. The plot of F igure 12 is the amplitude for different input frequencies. N ote that because the output rate is 200 Hz for the conditions under which Figure 12 is plotted, if something existed in the input frequency domain at 200 Hz , it would be aliased and appear in the output frequency domain at dc.


Figure 12. Expanded Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Enabled)

In this case, $\mathrm{f}_{\text {STop }}=28 \mathrm{~Hz}$.

## AD7730/AD7730L

Because of this effect, care should be taken in choosing an output rate that is close to the line frequency in the application. If the line frequency is 50 Hz , an output update rate of 50 Hz should not be chosen as it will significantly reduce the AD 7730's line frequency rejection (the 50 Hz will appear as a dc effect with only 6 dB attenuation). Choosing an output rate of 55 Hz will result in a 6 dB -attenuated aliased frequency of 5 Hz with only a further 25 dB attenuation based on the filter profile. This number is based on the filter roll-off and Figure 11 can be used as a reference by dividing the frequency scale by a factor of 4. C hoosing 57 Hz as the output rate will give better than 90 dB attenuation of the aliased line frequency which appears as a 7 Hz signal. Similarly, multiples of the line frequency should be avoided as the output rate because harmonics of the line frequency will not be fully attenuated. The programmability of the AD 7730's output rate should allow the user to readily choose an output rate that overcomes this issue. An alternative is to use the part in nonchop mode.
Figure 13 shows the frequency response for the AD 7730 with the second stage filter set for normal FIR operation, chop mode disabled, the decimal equivalent of the word in the SF bits set to 1536 and a master clock frequency of 4.9152 M Hz . The response is analogous to that of Figure 11, with the three-times-larger SF word producing the same 200 Hz output rate. Once again, the response will scale proportionally with master clock frequency. The response is shown from dc to 100 Hz . The rejection at $50 \mathrm{~Hz} \pm 1 \mathrm{~Hz}$, and $60 \mathrm{~Hz} \pm 1 \mathrm{~Hz}$ is better than 88 dB .


Figure 13. Detailed Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Disabled)

The - 3 dB frequency for the frequency response of the AD 7730 with the second stage filter set for normal FIR operation and chop mode enabled, is determined by the following relationship:

$$
f_{30 \mathrm{~B}}=0.039 \times \frac{\mathrm{f}_{\mathrm{CLK} \text { IN }}}{16} \times \frac{1}{S F}
$$

In this case, $f_{3 \mathrm{~dB}}=7.8 \mathrm{~Hz}$ and the stop band, where the attentuation is greater than 64.5 dB , is determined by:

$$
f_{\text {STOP }}=0.14 \times \frac{f_{\text {CLK IN }}}{16} \times \frac{1}{S F}
$$

In this case, $\mathrm{f}_{3 \mathrm{~dB}}=28 \mathrm{~Hz}$.
Figure 14 shows the frequency response for the same set of conditions as for Figure 13, but in this case the response is shown out to 600 Hz . This plot is comparable to that of F igure 12. The most notable difference is the absence of the peaks in the response at 200 Hz and 400 Hz . As a result, interference at these frequencies will be effectively eliminated before being aliased back to dc.


Figure 14. Expanded Full Frequency Response of AD7730 (Second Stage Filter as Normal FIR, Chop Disabled)

## FASTStep Mode

The second mode of operation of the second stage filter is in FAST Step mode which enables it to respond rapidly to step inputs. This FAST Step mode is enabled by placing a 1 in the FAST bit of the Filter Register. If the FAST bit is 0 , the part continues to process step inputs with the normal FIR filter as the second stage filter. With FA ST Step mode enabled, the second stage filter will continue to process steady state inputs with the filter in its normal FIR mode of operation. H owever, the part is continuously monitoring the output of the first stage filter and comparing it with the second previous output. If the difference between these two outputs is greater than a predetermined threshold ( $1 \%$ of full scale), the second stage filter switches to a simple moving average computation. When the step change is detected, the $\overline{\text { STDY }}$ bit of the Status Register goes to 1 and will not return to 0 until the FIR filter is back in the processing loop.
The initial number of averages in the moving average computation is either 2 (chop enabled) or 1 (chop disabled). The number of averages will be held at this value as long as the threshold is exceeded. Once the threshold is no longer exceeded (the step on the analog input has settled), the number of outputs used to compute the moving average output is increased. The first and second outputs from the first stage filter where the threshold is no longer exceeded is computed as an average by two, then four outputs with an average of four, eight outputs with an average of eight, and six outputs with an average of 16. At this time, the second stage filter reverts back to its normal FIR mode of operation. When the second stage filter reverts back to the normal FIR, the STDY bit of the Status Register goes to 0 .
Figure 15 shows the different responses to a step input with FAST Step mode enabled and disabled. The vertical axis shows the code value returned by the AD 7730 and indicates the settling of the output to the input step change. The horizontal axis shows the number of outputs it takes for that settling to occur.
The positive input step change occurs at the fifth output. In F A ST Step mode, the output has settled to the final value by the eighth output. In normal mode, the output has not reached close to its final value until after the 25th output.


Figure 15. Step Response for FASTStep and Normal Operation

In FA ST Step mode, the part has settled to the new value much faster. W ith chopping enabled, the FA ST Step mode settles to its value in two outputs, while the normal mode settling takes 23 outputs. Between the second and 23rd output, the F A ST Step mode produces a settled result, but with additional noise compared to the specified noise level for its operating conditions. It starts at a noise level that is comparable to SK IP mode and as the averaging increases ends up at the specified noise level. T he complete settling time to where the part is back within the specified noise number is the same for FA ST Step mode and normal mode. As can be seen from Figure 13, the FA ST Step mode gives a much earlier indication of where the output channel is going and its new value. This feature is very useful in weighing applications to give a much earlier indication of the weight, or in an application scanning multiple channels where the user does not have to wait the full settling time to see if a channel has changed value.

## SKIP Mode

The final method for operating the second stage filter is where it is bypassed completely. This is achieved by placing a 1 in the SKIP bit of the Filter Register. When SK IP mode is enabled, it means that the only filtering on the part is the first stage, sinc ${ }^{3}$, filter. As a result, the complete filter profile is as described earlier for the first stage filter and illustrated in Figure 10.
In SK IP mode, because there is much less processing of the data to derive each individual output, the normal mode settling time for the part is shorter. As a consequence of the lesser filtering, however, the output noise from the part will be significantly higher for a given SF word. F or example with a 20 mV , an SF word of 1536 and CHP $=0$, the output rms noise increases from 80 nV to 200 nV . With a 10 mV input range, an SF word of 1024 and $C H P=1$, the output rms noise goes from 60 nV to 200 nV .
With chopping disabled and SKIP mode enabled, each output from the AD 7730 is a valid result in itself. H owever, with chopping enabled and SKIP mode enabled, the outputs from the AD 7730 must be handled in pairs as each successive output is from reverse chopping polarities.

## CALIBRATION

The AD 7730 provides a number of calibration options which can be programmed via the M D2, MD 1 and MDO bits of the M ode Register. The different calibration options are outlined in the M ode Register and Calibration O perations sections. A calibration cycle may be initiated at any time by writing to these bits of the M ode Register. C alibration on the AD 7730 removes offset and gain errors from the device.
The AD 7730 gives the user access to the on-chip calibration registers allowing the microprocessor to read the device's calibration coefficients and also to write its own calibration coefficients to the part from prestored values in $E^{2}$ PROM. This gives the microprocessor much greater control over the AD 7730's calibration procedure. It also means that the user can verify that the device has performed its calibration correctly by comparing the coefficients after calibration with prestored values in $E^{2}$ PROM. The values in these calibration registers are 24 bits wide. In addition, the span and offset for the part can be adjusted by the user.

## AD7730/AD7730L

Internally in the AD 7730, the coefficients are normalized before being used to scale the words coming out of the digital filter. The offset calibration register contains a value which, when normalized, is subtracted from all conversion results. The gain calibration register contains a value which, when normalized, is multiplied by all conversion results. The offset calibration coefficient is subtracted from the result prior to the multiplication by the gain coefficient.
The AD 7730 offers self-calibration or system calibration facilities. F or full calibration to occur on the selected channel, the onchip microcontroller must record the modulator output for two different input conditions. These are "zero-scale" and "fullscale" points. These points are derived by performing a conversion on the different input voltages provided to the input of the modulator during calibration. T he result of the "zero-scale" calibration conversion is stored in the Offset C alibration Register for the appropriate channel. T he result of the "full-scale" calibration conversion is stored in the G ain Calibration Register for the appropriate channel. With these readings, the microcontroller can calculate the offset and the gain slope for the input to output transfer function of the converter. Internally, the part works with 33 bits of resolution to determine its conversion result of either 16 bits or 24 bits.
The sequence in which the zero-scale and full-scale calibration occurs depends upon the type of full-scale calibration being performed. T he internal full-scale calibration is a two-step calibration that alters the value of the Offset C alibration Register. Thus, the user must perform a zero-scale calibration (either internal or system) after an internal full-scale calibration to correct the Offset C alibration Register contents. When using system full-scale calibration, it is recommended that the zero-scale calibration (either internal or system) is performed first.
Since the calibration coefficients are derived by performing a conversion on the input voltage provided, the accuracy of the calibration can only be as good as the noise level the part provides in normal mode. T o optimize the calibration accuracy, it is recommended to calibrate the part at its lowest output rate where the noise level is lowest. T he coefficients generated at any output update rate will be valid for all selected output update rates. This scheme of calibrating at the lowest output update rate does mean that the duration of calibration is longer.

## Internal Zero-Scale Calibration

An internal zero-scale calibration is initiated on the AD 7730 by writing the appropriate values $(1,0,0)$ to the M D $2, ~ M ~ D ~ 1 ~ a n d ~$ M D O bits of the M ode Register. In this calibration mode with a unipolar input range, the zero-scale point used in determining the calibration coefficients is with the inputs of the differential pair internally shorted on the part (i.e., AIN (+) = AIN ( - ) = Externally-Applied AIN (-) voltage). The PGA is set for the selected gain (as per the R N 1, R N 0 bits in the M ode Register) for this internal zero-scale calibration conversion.
The calibration is performed with dc excitation regardless of the status of the ac bit. T he duration time of the calibration depends upon the CHP bit of the Filter Register. With CHP=1, the duration is $22 \times 1 / 0$ utput Rate; with $\mathrm{CH} P=0$, the duration
 bits in the M ode R egister return to $0,0,0$ (Sync or Idle M ode for the AD 7730). The RDY line goes high when calibration is initiated and returns low when calibration is complete. N ote that the part has not performed a conversion at this time; it has
simply performed a zero-scale calibration and updated the Offset C alibration Register for the selected channel. The user must write either $0,0,1$ or $0,1,0$ to the M D 2, M D 1, M D 0 bits of the $M$ ode Register to initiate a conversion. If $\overline{R D Y}$ is low before (or goes low during) the calibration command write to the M ode Register, it may take up to one modulator cycle (M CLK IN /32) before $\overline{\mathrm{RDY}}$ goes high to indicate that calibration is in progress. Therefore, $\overline{\text { RDY }}$ should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the M ode Register.
For bipolar input ranges in the internal zero-scale calibrating mode, the sequence is very similar to that just outlined. In this case, the zero-scale point is exactly the same as above but since the part is configured for bipolar operation, the output code for zero differential input is 800000 Hex in 24 -bit mode.
The internal zero-scale calibration needs to be performed as one part of a two part full calibration. H owever, once a full calibration has been performed, additional internal zero-scale calibrations can be performed by themselves to adjust the part's zero-scale point only. When performing a two step full calibration care should be taken as to the sequence in which the two steps are performed. If the internal zero-scale calibration is one part of a full self-calibration, then it should take place after an internal full-scale calibration. If it takes place in association with a system full-scale calibration, then this internal zero-scale calibration should be performed first.

## Internal Full-Scale Calibration

An internal full-scale calibration is initiated on the AD 7730 by writing the appropriate values $(1,0,1)$ to the M D $2, ~ M ~ D 1$ and M DO bits of the M ode R egister. In this calibration mode, the full-scale point used in determining the calibration coefficients is with an internally-generated full-scale voltage. This full-scale voltage is derived from the reference voltage for the AD 7730 and the PGA is set for the selected gain (as per the RN 1, RN 0 bits in the M ode Register) for this internal full-scale calibration conversion.
In order to meet the post-calibration numbers quoted in the specifications, it is recommended that internal full-scale calibrations be performed on the 80 mV range. This applies even if the subsequent operating mode is on the $10 \mathrm{mV}, 20 \mathrm{mV}$ or 40 mV input ranges.
The internal full-scale calibration is a two-step sequence that runs when an internal full-scale calibration command is written to the AD 7730. One part of the calibration is a zero-scale calibration and as a result, the contents of the Offset $C$ alibration Register are altered during this Internal Full-Scale C alibration. The user must therefore perform a zero-scale calibration (either internal or system) AFTER the internal full-scale calibration. This zero-scale calibration should be performed at the operating input range. This means that internal full-scale calibrations cannot be performed in isolation.
The calibration is performed with dc excitation regardless of the status of the ac bit. The duration time of the calibration depends upon the CHP bit of the Filter Register. With CHP =1, the duration is $44 \times 1 / 0$ utput Rate; with $\mathrm{CHP}=0$, the duration is $48 \times 1 / 0$ utput Rate. At this time the M D 2, M D 1 and M D 0 bits in the M ode R egister return to 0, 0, 0 (Sync or Idle M ode for the AD 7730). The $\overline{\mathrm{RDY}}$ line goes high when calibration is initiated and returns low when calibration is complete. Note that the part has not performed a conversion at this time. The
user must write either $0,0,1$ or $0,1,0$ to the M D $2, M D 1$, M D 0 bits of the M ode Register to initiate a conversion. If $\overline{\mathrm{RDY}}$ is low before (or goes low during) the calibration command write to the M ode R egister, it may take up to one modulator cycle (M CLK IN/32) before $\overline{\text { RDY }}$ goes high to indicate that calibration is in progress. Therefore, $\overline{\mathrm{RDY}}$ should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the M ode R egister.

## System Zero-Scale Calibration

System calibration allows the AD7730 to compensate for system gain and offset errors as well as its own internal errors. System calibration performs the same slope factor calculations as selfcalibration, but uses voltage values presented by the system to the AIN inputs for the zero- and full-scale points.
A system zero-scale calibration is initiated on the AD 7730 by writing the appropriate values $(1,1,0)$ to the M D $2, ~ M ~ D ~ 1 ~ a n d ~$ M D 0 bits of the M ode Register. In this calibration mode, with a unipolar input range, the zero-scale point used in determining the calibration coefficients is the bottom end of the transfer function. The system's zero-scale point is applied to the AD7730's AIN input before the calibration step and this voltage must remain stable for the duration of the system zero-scale calibration. T he PGA is set for the selected gain (as per the RN 1, RN 0 bits in the M ode Register) for this system zero-scale calibration conversion. The allowable range for the system zeroscale voltage is discussed in the Span and Offsets Section.
T he calibration is performed with either ac or dc excitation, depending on the status of the AC bit. The duration time of the calibration depends upon the CH P bit of the Filter Register. With $\mathrm{CHP}=1$, the duration is $22 \times 1 / 0$ utput Rate; with CH P $=0$, the duration is $24 \times 1 / 0$ utput Rate. At this time the M D 2, M D 1 and M D 0 bits in the M ode Register return to $0,0,0$ (Sync or Idle M ode for the AD7730). The RDY line goes high when calibration is initiated and returns low when calibration is complete. N ote that the part has not performed a conversion at this time; it has simply performed a zero-scale calibration and updated the Offset Calibration Register for the selected channel. The user must write either $0,0,1$ or $0,1,0$ to the M D 2, M D1, M D 0 bits of the M ode Register to initiate a conversion. If $\overline{\mathrm{RDY}}$ is low before (or goes low during) the calibration command write to the M ode Register, it may take up to one modulator cycle (M CLK IN/32) before $\overline{\text { RDY }}$ goes high to indicate that calibration is in progress. T herefore, $\overline{\text { RDY }}$ should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the M ode Register.
For bipolar input ranges in the system zero-scale calibrating mode, the sequence is very similar to that just outlined. In this case, the zero-scale point is the midpoint of the AD 7730's transfer function.
The system zero-scale calibration needs to be performed as one part of a two part full calibration. H owever, once a full calibration has been performed, additional system zero-scale calibrations can be performed by themselves to adjust the part's zero-scale point only. When performing a two-step full calibration care should be taken as to the sequence in which the two steps are performed. If the system zero-scale calibration is one part of a full system calibration, then it should take place before a system full-scale calibration. If it takes place in association with an internal full-scale calibration, then this system zero-scale calibration should be performed after the full-scale calibration.

## System Full-Scale Calibration

A system full-scale calibration is initiated on the AD 7730 by writing the appropriate values $(1,1,1)$ to the M D 2, M D 1 and M D 0 bits of the M ode R egister. System full-scale calibration is performed using the system's positive full-scale voltage. This full-scale voltage must be set up before the calibration is initiated, and it must remain stable throughout the calibration step. The system full-scale calibration is performed at the selected gain (as per the RN 1, RN 0 bits in the M ode Register).
The calibration is performed with either ac or dc excitation, depending on the status of the ac bit. The duration time of the calibration depends upon the CH P bit of the F ilter Register. With CHP =1, the duration is $22 \times 1 / 0$ utput Rate; with $\mathrm{CHP}=$ 0 , the duration is $24 \times 1$ /O utput Rate. At this time the M D 2, MD 1 and MDO bits in the M ode Register return to $0,0,0$ (Sync or Idle M ode for the AD 7730). The $\overline{\mathrm{RDY}}$ line goes high when calibration is initiated, and returns low when calibration is complete. $N$ ote that the part has not performed a conversion at this time; it has simply performed a full-scale calibration and updated the G ain C alibration Register for the selected channel.
The user must write either $0,0,1$ or $0,1,0$ to the M D 2, M D 1, M D 0 bits of the M ode Register to initiate a conversion. If $\overline{\text { RDY }}$ is low before (or goes low during) the calibration command write to the M ode Register, it may take up to one modulator cycle (M CLK IN/32) before RDY goes high to indicate that calibration is in progress. T herefore, $\overline{\mathrm{RDY}}$ should be ignored for up to one modulator cycle after the last bit of the calibration command is written to the M ode Register.
The system full-scale calibration needs to be performed as one part of a two part full calibration. O nce a full calibration has been performed, however, additional system full-scale calibrations can be performed by themselves to adjust the part's gain calibration point only. When performing a two-step full calibration care should be taken as to the sequence in which the two steps are performed. A system full-scale calibration should not be carried out unless the part contains valid zero-scale coefficients. Therefore, an internal zero-scale calibration or a system zero-scale calibration must be performed before the system fullscale calibration when a full two-step calibration operation is being performed.

## Span and Offset Limits

Whenever a system calibration mode is used, there are limits on the amount of offset and span which can be accommodated. The overriding requirement in determining the amount of offset and gain which can be accommodated by the part is the requirement that the positive full-scale calibration limit is $\leq 1.05 \times \mathrm{FS}$, where FS is $10 \mathrm{mV}, 20 \mathrm{mV}, 40 \mathrm{mV}$ or 80 mV depending on the RN 1, RN 0 bits in the $M$ ode Register. This allows the input range to go 5\% above the nominal range. The built-in headroom in the AD 7730's analog modulator ensures that the part will still operate correctly with a positive full-scale voltage that is 5\% beyond the nominal.

## AD7730/AD7730L

The range of input span in both the unipolar and bipolar modes has a minimum value of $0.8 \times \mathrm{FS}$ and a maximum value of $2.1 \times \mathrm{FS}$. H owever, the span (which is the difference between the bottom of the AD 7730's input range and the top of its input range) has to take into account the limitation on the positive full-scale voltage. The amount of offset which can be accommodated depends on whether the unipolar or bipolar mode is being used. Once again, the offset has to take into account the limitation on the positive full-scale voltage. In unipolar mode, there is considerable flexibility in handling negative (with respect to AIN (-)) offsets. In both unipolar and bipolar modes, the range of positive offsets that can be handled by the part depends on the selected span. T herefore, in determining the limits for system zero-scale and full-scale calibrations, the user has to ensure that the offset range plus the span range does exceed $1.05 \times$ FS . This is best illustrated by looking at a few examples.
If the part is used in unipolar mode with a required span of $0.8 \times \mathrm{FS}$, the offset range the system calibration can handle is from $-1.05 \times$ FS to $+0.25 \times \mathrm{FS}$. If the part is used in unipolar mode with a required span of $F S$, the offset range the system calibration can handle is from $-1.05 \times \mathrm{FS}$ to $+0.05 \times \mathrm{FS}$. Similarly, if the part is used in unipolar mode and required to remove an offset of $0.2 \times \mathrm{FS}$, the span range the system calibration can handle is $0.85 \times \mathrm{FS}$.
If the part is used in bipolar mode with a required span of $\pm 0.4 \times \mathrm{FS}$, the offset range the system calibration can handle is from $-0.65 \times \mathrm{FS}$ to $+0.65 \times \mathrm{FS}$. If the part is used in bipolar mode with a required span of $\pm F S$, the offset range the system calibration can handle is from $-0.05 \times$ FS to $+0.05 \times$ FS. Similarly, if the part is used in bipolar mode and required to remove an offset of $\pm 0.2 \times \mathrm{FS}$, the span range the system calibration can handle is $\pm 0.85 \times \mathrm{FS}$. Figure 16 summarizes the span and offset ranges.


Figure 16. Span and Offset Limits

## Power-Up and Calibration

On power-up, the AD 7730 performs an internal reset which sets the contents of the internal registers to a known state. There are default values loaded to all registers after a power-on or reset. The default values contain nominal calibration coefficients for the calibration registers. To ensure correct calibration for the device, a calibration routine should be performed after power-up.

The power dissipation and temperature drift of the AD 7730 are low and no warm-up time is required before the initial calibration is performed. If, however, an external reference is being used, this reference must have stabilized before calibration is initiated. Similarly, if the clock source for the part is generated from a crystal or resonator across the M CLK pins, the start-up time for the oscillator circuit should elapse before a calibration is initiated on the part (see below).

## Drift Considerations

The AD 7730 uses chopper stabilization techniques to minimize input offset drift. Charge injection in the analog multiplexer and dc leakage currents at the analog input are the primary sources of offset voltage drift in the part. T he dc input leakage current is essentially independent of the selected gain. Gain drift within the converter depends primarily upon the temperature tracking of the internal capacitors. It is not affected by leakage currents.
When operating the part in CHOP mode (CHP=1), the signal chain including the first-stage filter is chopped. This chopping reduces the overall offset drift to $5 \mathrm{nV} /{ }^{\circ} \mathrm{C}$. Integral and differential linearity errors are not significantly affected by temperature changes.
C are must also be taken with external drift effects in order to achieve optimum drift performance. The user has to be especially careful to avoid, as much as possible, thermocouple effects from junctions of different materials. D evices should not be placed in sockets when evaluating temperature drift, there should be no links in series with the analog inputs and care must be taken as to how the input voltage is applied to the input pins. The true offset drift of the AD 7730 itself can be evaluated by performing temperature drift testing of the part with the AIN (-)/AIN (-) input channel arrangement (i.e., internal shorted input, test mode).

## USING THE ADT730

## Clocking and Oscillator Circuit

The AD 7730 requires a master clock input, which may be an external CM OS compatible clock signal applied to the M CLK IN pin with the MCLK OUT pin left unconnected. Alternatively, a crystal or ceramic resonator of the correct frequency can be connected between MCLK IN and MCLK OUT in which case the clock circuit will function as an oscillator, providing the clock source for the part. The input sampling frequency, the modulator sampling frequency, the -3 dB frequency, output update rate and calibration time are all directly related to the master clock frequency, $\mathrm{f}_{\mathrm{CLK} \operatorname{lN}}$. Reducing the master clock frequency by a factor of two will halve the above frequencies and update rate and double the calibration time.
The crystal or ceramic resonator is connected across the M CLK IN and MCLK OUT pins, as per Figure 17. C apacitors C1 and C 2 may or may not be required and may vary in value depending on the crystal/resonator manufacturer's recommendations. The AD 7730 has a capacitance of 5 pF on M CLK IN and 13 pF on M CLK OUT so, in most cases, capacitors C1 and C2 will not be required to get the crystal/resonator operating at its correct frequency.


Figure 17. Crystal/Resonator Connections
The on-chip oscillator circuit also has a start-up time associated with it before it has attained its correct frequency and correct voltage levels. The typical start-up time for the circuit is 6 ms , with a $D V_{D D}$ of +5 V and 8 ms with a $\mathrm{V}_{\mathrm{DD}}$ of +3 V .
The AD7730's master clock appears on the M CLK OUT pin of the device. The maximum recommended load on this pin is one CM O S load. When using a crystal or ceramic resonator to generate the AD 7730's clock, it may be desirable to then use this clock as the clock source for the system. In this case, it is recommended that the MCLK OUT signal is buffered with a CMOS buffer before being applied to the rest of the circuit.

## System Synchronization

The SYNC input allows the user to reset the modulator and digital filter without affecting any of the setup conditions on the part. This allows the user to start gathering samples of the analog input from a known point in time, i.e., the rising edge of SYNC.
If multiple AD 7730 s are operated from a common master clock, they can be synchronized to update their output registers simultaneously. A falling edge on the $\overline{\text { SYNC }}$ input resets the digital filter and analog modulator and places the AD 7730 into a consistent, known state. While the SYNC input is low, the AD 7730 will be maintained in this state. On the rising edge of $\overline{\text { SYNC }}$, the modulator and filter are taken out of this reset state and on the next clock edge the part starts to gather input samples again. In a system using multiple AD 7730s, a common signal to their $\overline{\text { SYNC inputs will synchronize their operation. This would nor- }}$ mally be done after each AD 7730 has performed its own calibration or has had calibration coefficients loaded to it. The output updates will then be synchronized with the maximum possible difference between the output updates of the individual AD 7730s being one M CLK IN cycle.

## Single-Shot Conversions

The $\overline{\text { SYNC }}$ input can also be used as a start convert command allowing the AD 7730 to be operated in a conventional converter fashion. In this mode, the rising edge of $\overline{\text { SYNC }}$ starts conversion and the falling edge of $\overline{\mathrm{RDY}}$ indicates when conversion is complete. The disadvantage of this scheme is that the settling time of the filter has to be taken into account for every data register update.
Writing $0,1,0$ to the M D 2, M D 1, M D 0 bits of the M ode register has the same effect. This initiates a single conversion on the AD 7730 with the part returning to idle mode at the end of conversion. Once again, the full settling-time of the filter has to elapse before the D ata Register is updated.

## Reset Input

The RESET input on the AD 7730 resets all the logic, the digital filter and the analog modulator while all on-chip registers are reset to their default state. $\overline{\text { RDY }}$ is driven high and the AD 7730 ignores all communications to any of its registers while the $\overline{\text { RESET }}$ input is low. When the $\overline{\text { RESET }}$ input returns high, the AD 7730 starts to process data and $\overline{\text { RDY }}$ will return low after the filter has settled indicating a valid new word in the data register. H owever, the AD 7730 operates with its default setup conditions after a $\overline{\text { RESET }}$ and it is generally necessary to set up all registers and carry out a calibration after a $\overline{\text { RESET }}$ command.
The AD 7730's on-chip oscillator circuit continues to function even when the $\overline{\text { RESET }}$ input is low. The master clock signal continues to be available on the M CLK OUT pin. Therefore, in applications where the system clock is provided by the AD 7730's clock, the AD 7730 produces an uninterrupted master clock during RESET commands.

## Standby Mode

The $\overline{\text { STANDBY }}$ input on the AD 7730 allows the user to place the part in a power-down mode when it is not required to provide conversion results. The part can also be placed in its standby mode by writing $0,1,1$ to the M D 2, M D 1, M D 0 bits of the M ode Register. The AD 7730 retains the contents of all its on-chip registers (including the D ata Register) while in standby mode. D ata can still be read from the part in Standby M ode. The ST BY bit of the Status R egister indicates whether the part is in standby or normal operating mode. When the $\overline{\text { STANDBY }}$ pin is taken high, the part returns to operating as it had been prior to the STANDBY pin going low.
 does not affect the digital interface. It does, however, set the $\overline{\text { RDY }}$ bit and pin high and also sets the $\overline{\text { STDY }}$ bit high. When STANDBY goes high again, $\overline{\text { RDY }}$ and $\overline{\text { STDY }}$ remain high until set low by a conversion or calibration.
Placing the part in standby mode, reduces the total current to $10 \mu \mathrm{~A}$ typical when the part is operated from an external master clock provided this master clock is stopped. If the external clock continues to run in standby mode, the standby current increases to $400 \mu \mathrm{~A}$ typical. If a crystal or ceramic resonator is used as the clock source, then the total current in standby mode is $400 \mu \mathrm{~A}$ typical. This is because the on-chip oscillator circuit continues to run when the part is in its standby mode. T his is important in applications where the system clock is provided by the AD7730's clock, so that the AD 7730 produces an uninterrupted master clock even when it is in its standby mode.

## Digital Outputs

The AD 7730 has two digital output pins, D 0 and D 1. When the DEN bit of the M ode Register is set to 1 , these digital outputs assume the logic status of bits D 0 and D 1 of the M ode R egister. It gives the user access to two digital port pins which can be programmed over the normal serial interface of the AD 7730. The two outputs obtain their supply voltage from $A V_{D D}$, thus the outputs operate to 5 V levels even in cases where $D V_{D D}=+3 V$.

## AD7730/AD7730L

## POWER SUPPLIES

There is no specific power sequence required for the AD 7730, either the $A V_{D D}$ or the $D V_{D D}$ supply can come up first. While the latch-up performance of the AD 7730 is very good, it is important that power is applied to the AD 7730 before signals at REF IN, AIN or the logic input pins in order to avoid latch-up caused by excessive current. If this is not possible, the current that flows in any of these pins should be limited to less than 30 mA per pin and less than 100 mA cumulative. If separate supplies are used for the AD 7730 and the system digital circuitry, the AD 7730 should be powered up first. If it is not possible to guarantee this, current limiting resistors should be placed in series with the logic inputs to again limit the current to less than 30 mA per pin and less than 100 mA total.

## Grounding and Layout

Since the analog inputs and reference input are differential, most of the voltages in the analog modulator are common-mode voltages. The excellent common-mode rejection of the part will remove common-mode noise on these inputs. The analog and digital supplies to the AD 7730 are independent and separately pinned out to minimize coupling between the analog and digital sections of the device. The digital filter will provide rejection of broadband noise on the power supplies, except at integer multiples of the modulator sampling frequency or multiples of the chop frequency in chop mode. The digital filter also removes noise from the analog and reference inputs provided those noise sources do not saturate the analog modulator. As a result, the AD 7730 is more immune to noise interference than a conventional high resolution converter. H owever, because the resolution of the AD 7730 is so high and the noise levels from the AD7730 so low, care must be taken with regard to grounding and layout.
The printed circuit board that houses the AD 7730 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. A minimum etch technique is generally best for ground planes as it gives the best shielding. Digital and analog ground planes should only be joined in one place. If the AD 7730 is the only device requiring an AGND to DGND connection, the ground planes should be connected at the AGND and DGND pins of the AD 7730 . If the AD 7730 is in a system where multiple devices require AGND to DGND connections, the connection should still be made at one point only, a star ground point that should be established as closely as possible to the AD 7730.
Avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD 7730 to avoid noise coupling. The power supply lines to the AD 7730 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. F ast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other sections of the board and clock signals should never be run near the analog inputs. A void crossover of digital
and analog signals. T races on opposite sides of the board should run at right angles to each other. This will reduce the effects of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes while signals are placed on the solder side.
Good decoupling is important when using high resolution ADCs. All analog supplies should be decoupled with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ ceramic capacitors to AGND. To achieve the best from these decoupling components, they have to be placed as close as possible to the device, ideally right up against the device. All logic chips should be decoupled with $0.1 \mu \mathrm{~F}$ disc ceramic capacitors to DGND. In systems where a common supply voltage is used to drive both the $A V_{D D}$ and $D V_{D D}$ of the AD7730, it is recommended that the system's $A V_{D D}$ supply is used. $T$ his supply should have the recommended analog supply decoupling capacitors between the $A V_{D D}$ pin of the AD 7730 and AGND and the recommended digital supply decoupling capacitor between the $D V_{D D}$ pin of the AD 7730 and DGND.

## Evaluating the AD 7730 Performance

A recommended layout for the AD 7730 is outlined in the evaluation board for the AD 7730. The evaluation board package includes a fully assembled and tested evaluation board, documentation, software for controlling the board over the printer port of a PC and software for analyzing the AD7730's performance on the PC. The evaluation board order number is EVAL-AD 7730EB.
N oise levels in the signals applied to the AD 7730 may also affect performance of the part. The AD 7730 allows two techniques for evaluating the true performance of the part, independent of the analog input signal. These schemes should be used after a calibration has been performed on the part.
The first method is to select the AIN 1(-)/AIN 1(-) input channel arrangement. In this case, the differential inputs to the AD 7730 are internally shorted together to provide a zero differential voltage for the analog modulator. External to the device, the AIN 1(-) input should be connected to a voltage which is within the allowable common-mode range of the part.
The second scheme is to evaluate the part with a voltage near input full scale. This can be achieved by again using input pair AIN1(-), but by adding a differential voltage via the TARE DAC. T his allows the user to evaluate noise performance with a near full-scale voltage.
The software in the evaluation board package allows the user to look at the noise performance in terms of counts, bits and nV . O nce the user has established that the noise performance of the part is satisfactory in this mode, an external input voltage can then be applied to the device incorporating more of the signal chain.

## SERIAL INTERFACE

The AD 7730's programmable functions are controlled via a set of on-chip registers. Access to these registers is via the part's serial interface. After power-on or RESET, the device expects a write to its Communications R egister. The data written to this register determines whether the next operation to the part is a read or a write operation and also determines to which register this read or write operation occurs. T herefore, write access to one of the control registers on the part starts with a write operation to the Communications Register followed by a write to the selected register. Reading from the part's on-chip registers can take the form of either a single or continuous read. A single read from a register consists of a write to the Communications Register (with RW $1=0$ and RW0 =1) followed by the read from the specified register. T o perform continuous reads from a register, write to the Communications Register (with RW $1=1$ and RW $0=0$ ) to place the part in continuous read mode. The specified register can then be read from continuously until a write operation to the Communications Register (with RW $1=1$ and RW $0=1$ ) which takes the part out of continuous read mode. When operating in continuous read mode, the part is continuously monitoring its DIN line. The DIN line should therefore be permanently low to allow the part to stay in continuous read mode. Figure 5 and Figure 6, shown previously, indicate the correct flow diagrams when reading and writing from the AD 7730's registers.
The AD 7730's serial interface consists of five signals, $\overline{\mathrm{CS}}$, SCLK, DIN, DOUT and $\overline{\text { RDY. The DIN line is used for }}$ transferring data into the on-chip registers while the DOUT line is used for accessing data from the on-chip registers. SCLK is the serial clock input for the device and all data transfers (either on DIN or DOUT) take place with respect to this SCLK signal.

## Write Operation

The transfer of data into the part is to an input shift register. On completion of a write operation, data is transferred to the specified register. This internal transfer will not take place until the correct number of bits for the specified register have been loaded to the input shift register. For example, the transfer of data from the input shift register takes place after eight serial clock cycles for a DAC Register write, while the transfer of data from the input shift register takes place after 24 serial clock cycles when writing to the Filter Register. Figure 18 shows a timing diagram for a write operation to the input shift register of the AD 7730. With the POL input at a logic high, the data is latched into the input shift register on the rising edge of SCLK. With the POL input at a logic low, the data is latched into the input shift register on the falling edge of SCLK.
Figure 18 also shows the $\overline{\mathrm{CS}}$ input being used to decode the write operation to the AD 7730. H owever, this $\overline{\mathrm{CS}}$ input can be used in a number of different ways. It is possible to operate the part in three-wire mode where the $\overline{\mathrm{CS}}$ input is tied low permanently. In this case, the SCLK line should idle high between
data transfer when the POL input is high and should idle low between data transfers when the POL input is low. For POL =1, the first falling edge of SCLK clocks data from the microcontroller onto the DIN line of the AD 7730. It is then clocked into the input shift register on the next rising edge of SCLK . F or $\mathrm{POL}=0$, the first clock edge that clocks data from the microcontroller onto the DIN line of the AD 7730 is a rising edge. It is then clocked into the input shift register on the next falling edge of SCLK.
In other microcontroller applications which require a decoding of the AD 7730, $\overline{\mathrm{CS}}$ can be generated from a port line. In this case, $\overline{\mathrm{CS}}$ would go low well in advance of the first falling edge of SCLK $(P O L=1)$ or the first rising edge of SCLK $(P O L=0)$. Clocking of each bit of data is as just described.
In DSP applications, the SCLK is generally a continuous clock. In these applications, the $\overline{\mathrm{CS}}$ input for the AD 7730 is generated from a frame synchronization signal from the D SP. For processors with the rising edge of SCLK as the active edge, the POL input should be tied high. F or processors with the falling edge of SCLK as the active edge, the POL input should be tied low. In these applications, the first edge after $\overline{\mathrm{CS}}$ goes low is the active edge. The M SB of the data to be shifted into the AD 7730 must be set up prior to this first active edge.

## Read Operation

The reading of data from the part is from an output shift register. On initiation of a read operation, data is transferred from the specified register to the output shift register. T his is a parallel shift and is transparent to the user. Figure 19 shows a timing diagram for a read operation from the output shift register of the AD 7730. With the POL input at a logic high, the data is clocked out of the output shift register on the falling edge of SCLK. W ith the POL input at a logic low, the data is clocked out of the output shift register on the rising edge of SCLK.
Figure 19 also shows the $\overline{\mathrm{CS}}$ input being used to decode the read operation to the AD 7730. H owever, this $\overline{\mathrm{CS}}$ input can be used in a number of different ways. It is possible to operate the part in three-wire mode where the $\overline{\mathrm{CS}}$ input is permanently tied low. In this case, the SCLK line should idle high between data transfer when the POL input is high, and should idle low between data transfers when the POL input is low. F or $\mathrm{POL}=1$, the first falling edge of SCLK clocks data from the output shift register onto the DOUT line of the AD7730. It is then clocked into the microcontroller on the next rising edge of SCLK. F or POL $=0$, the first clock edge that clocks data from the AD 7730 onto the DOUT line is a rising edge. It is then clocked into the microcontroller on the next falling edge of SCLK.
In other microcontroller applications which require a decoding of the AD 7730, $\overline{\mathrm{CS}}$ can be generated from a port line. In this case, $\overline{\mathrm{CS}}$ would go low well in advance of the first falling edge of SCLK (POL =1) or the first rising edge of SCLK (POL = 0). Clocking of each bit of data is as just described.

## AD7730/AD7730L

In DSP applications, the SCLK is generally a continuous clock. In these applications, the $\overline{\mathrm{CS}}$ input for the AD 7730 is generated from a frame synchronization signal from the DSP. In these applications, the first edge after $\overline{\mathrm{CS}}$ goes low is the active edge. The M SB of the data to be shifted into the DSP must be set up prior to this first active edge. U nlike microcontroller applications, the DSP does not provide a clock edge to clock the M SB from the AD 7730. In this case, the $\overline{C S}$ of the AD 7730 places the MSB on the DOUT line. For processors with the rising edge of SCLK as the active edge, the POL input should be tied high. In this case, the D SP takes data on the rising edge. If $\overline{\mathrm{CS}}$ goes low while SCLK is low, the M SB is clocked out on the DOUT line from the $\overline{\mathrm{CS}}$. Subsequent data bits are clocked from the falling edge of SCLK. For processors with the falling edge of SCLK as the active edge, the POL input should be tied low. In this case, the DSP takes data on the falling edge. If $\overline{\mathrm{CS}}$ goes low while SCLK is high, the M SB is clocked out on the DOUT line from the $\overline{\mathrm{CS}}$. Subsequent data bits are clocked from the rising edge of SCLK.

The $\overline{\mathrm{RDY}}$ line is used as a status signal to indicate when data is ready to be read from the AD 7730's data register. $\overline{\text { RDY }}$ goes low when a new data word is available in the data register. It is reset high when a read operation from the data register is complete. It also goes high prior to the updating of the data register to indicate when a read from the data register should not be initiated. T his is to ensure that the transfer of data from the data register to the output shift register does not occur while the data register is being updated. It is possible to read the same data twice from the output register even though the $\overline{\mathrm{RDY}}$ line returns high after the first read operation. C are must be taken, however, to ensure that the read operations are not initiated as the next output update is about to take place.
F or systems with a single data line, the DIN and DOUT lines on the AD 7730 can be connected together, but care must be taken in this case not to place the part in continuous read mode as the part monitors DIN while supplying data on DOUT and as a result, it may not be possible to take the part out of its continuous read mode.


Figure 18. Read Cycle Timing Diagram


Figure 19. Write Cycle Timing Diagram

## CONFIGURING THE AD 7730

The AD 7730 contains twelve on-chip registers that can be accessed via the serial interface. Figure 5 and Figure 6 have outlined a flowchart for the reading and writing of these registers. T able XIX and T able XX outline sample pseudo-code for some commonly used routines. The required operating conditions will dictate the values loaded to the M ode, Filter and DAC Registers. The values given here are for example purposes only.

Table XIX. Pseudo-C ode for Initiating a Self-Calibration after Power-On/Reset

Write 03 Hex to Serial Port ${ }^{1}$

W rite 800010 Hex to Serial Port ${ }^{1}$
W rite 04 Hex to Serial Port ${ }^{1}$

Write 23 Hex to Serial Port ${ }^{1}$

Write 02 Hex to Serial Port
W rite B180 H ex to Serial Port

Wait for RDY Low
Write 02 Hex to Serial Port

W rite 9180 Hex to Serial Port

Wait for RDY Low
/*W rites to Communications Register Setting Next Operation as Write to Filter Register*/
/* W rites to Filter R egister Setting a 50 Hz Output Rate in CHOP M ode*/
/* W rites to Communications Register Setting Next Operation as Write to DAC Register*/
/* Writes to DAC Register Setting a Subtraction Value of 7.5 mV (5 V Reference) on the TARE DAC*/
/* W rites to Communications Register Setting N ext Operation as W rite to M ode Register*/
/* W rites to M ode Register Initiating Internal Full-Scale C alibration for 0 mV to +10 mV Input Range*/
/* W ait for RDY pin to go low to indicate end of calibration cycle*/
/*W rites to Communications Register Setting N ext Operation as W rite to M ode Register*/
/* W rites to M ode Register Initiating Internal Zero-Scale C alibration for 0 mV to +10 mV Input Range*/
/* W ait for RDY pin to go low to indicate end of calibration cycle*/
/* T he part has now completed self-calibration and is in idle mode*/
${ }^{1}$ T his operation is not necessary if the default values of the Filter Register or the D AC Register are the values used in the application.

Table XX. Pseudo-Code for Setting Up ADT730 for Continuous Conversion and Continuous Read Operation

W rite 02 Hex to Serial Port

W rite 2180 Hex to Serial Port

Write 21 Hex to Serial Port

Set DIN Line of AD 7730 Low
READ_DATA: Wait for RDY Low
Read 24-B it D ata F rom Serial Port
Loop to READ_DATA U ntil All D ata G athered Write 30 Hex to Serial Port
/* W rites to Communications Register Setting N ext O peration as W rite to
M ode Register*/
/* W rites to M ode Register Starting Continuous C onversions for 0 mV to
+10 mV Input Range*/

* W rites to Communications R egister Setting N ext O peration as C ontinuous
Read From D ata Register*/
/* Ensures Part is not Reset While in C ontinuous Read M ode*/
/* W ait for RDY pin to go low to Indicate Output U pdate*/
/* Read C onversion Result from AD 7730's D ata Register*/
* Ends C ontinuous Read O peration and Places Part in M ode Where It
Expects Write to Communications Register*/


## AD7730/AD7730L

## MICROCOMPUTER/MICROPROCESSOR INTERFACING

The AD 7730's flexible serial interface allows for easy interface to most microcomputers and microprocessors. The pseudo-code of T able XIX and T able XX outline typical sequences for interfacing a microcontroller or microprocessor to the AD 7730 . Figures 20,21 and 22 show some typical interface circuits.
The serial interface on the AD 7730 has the capability of operating from just three wires and is compatible with SPI interface protocols. The three-wire operation makes the part ideal for isolated systems where minimizing the number of interface lines minimizes the number of opto-isolators required in the system.
Register lengths on the AD 7730 vary from 8 to 16 to 24 bits. The 8 -bit serial ports of most microcontrollers can handle communication with these registers as either one, two or three 8 -bit transfers. DSP processors and microprocessors generally transfer 16 bits of data in a serial data operation. Some of these processors, such as the ADSP-2105, have the facility to program the amount of cycles in a serial transfer. This allows the user to tailor the number of bits in any transfer to match the register length of the required register in the AD 7730. In any case, writing 32 bits of data to a 24 -bit register is not an issue provided the final eight bits of the word are all 1 s . T his is because the part returns to the Communications Register following a write operation.
Even though some of the registers on the AD 7730 are only eight bits in length, communicating with two of these registers in successive write operations can be handled as a single 16 -bit data transfer if required. For example, if the DAC Register is to be updated, the processor must first write to the C ommunications Register (saying that the next operation is a write to the M ode Register) and then write eight bits to the DAC Register. This can all be done in a single 16-bit transfer, if required, because once the eight serial clocks of the write operation to the C ommunications Register have been completed, the part immediately sets itself up for a write operation to the DAC Register.

## AD 730 to $68 \mathrm{HCl1}$ Interface

Figure 20 shows an interface between the AD7730 and the 68 HC 11 microcontroller. The diagram shows the minimum (three wire) interface with CS on the AD 7730 hardwired low. In this scheme, the RDY bit of the Status Register is monitored to determine when the D ata Register is updated. An alternative scheme, which increases the number of interface lines to four, is to monitor the RDY output line from the AD 7730. The monitoring of the RDY line can be done in two ways. First, RDY can be connected to one of the 68HC11's port bits (such as PC 0 ), which is configured as an input. This port bit is then polled to determine the status of RDY. T he second scheme is to use an interrupt driven system, in which case the RDY output is connected to the IRQ input of the 68 H C 11. F or interfaces which require control of the CS input on the AD 7730, one of the port bits of the 68 HC 11 (such as PC 1), which is configured as an output, can be used to drive the CS input.

The 68 H C 11 is configured in the master mode with its CPOL bit set to a logic zero and its CPH A bit set to a logic one. When the 68 HC 11 is configured like this, its SCLK line idles low between data transfers. Therefore, the POL input of the AD 7730 should be hardwired low. For systems where it is preferable that the SCLK idle high, the CPOL bit of the 68H C11 should be set to a Logic 1 and the POL input of the AD 7730 should be hardwired to a logic high.
The AD 7730 is not capable of full duplex operation. If the AD7730 is configured for a write operation, no data appears on the DATA OUT lines even when the SCLK input is active. When the AD 7730 is configured for continuous read operation, data presented to the part on the DATA IN line is monitored to determine when to exit the continuous read mode.


Figure 20. AD7730 to 68HC11 Interface

## AD 7730 to 8051 Interface

An interface circuit between the AD 7730 and the 8 XC 51 microcontroller is shown in Figure 21. The diagram shows the minimum number of interface connections with CS on the AD 7730 hardwired low. In the case of the 8 XC51 interface, the minimum number of interconnects is just two. In this scheme, the RDY bit of the Status Register is monitored to determine when the D ata Register is updated. T he alternative scheme, which increases the number of interface lines to three, is to monitor the RDY output line from the AD 7730. The monitoring of the RDY line can be done in two ways. First, RDY can be connected to one of the 8XC51's port bits (such as P1.0), which is configured as an input. This port bit is then polled to determine the status of RDY. The second scheme is to use an interrupt driven system, in which case the RDY output is connected to the INT1 input of the 8XC51. F or interfaces that require control of the CS input on the AD 7730, one of the port bits of the 8 XC 51 (such as P1.1), which is configured as an output, can be used to drive the CS input.
The 8XC51 is configured in its M ode 0 serial interface mode. Its serial interface contains a single data line. As a result, the DATA OUT and DATA IN pins of the AD 7730 should be connected together. This means that the AD 7730 must not be
configured for continuous read operation when interfacing to the 8XC51. T he serial clock on the 8XC51 idles high between data transfers and therefore the POL input of the AD 7730 should be hardwired to a logic high. T he 8XC 51 outputs the LSB first in a write operation while the AD 7730 expects the M SB first so the data to be transmitted has to be rearranged before being written to the output serial register. Similarly, the AD 7730 outputs the M SB first during a read operation while the 8XC51 expects the LSB first. Therefore, the data read into the serial buffer needs to be rearranged before the correct data word from the AD 7730 is available in the accumulator.


Figure 21. AD7730 to 8XC51 Interface

## AD7730 to ADSP-2103/ADSP-2105 Interface

Figure 22 shows an interface between the AD 7730 and the AD SP-2105 D SP processor. In the interface shown, the RDY bit of the Status Register is again monitored to determine when the $D$ ata Register is updated. The alternative scheme is to use an interrupt driven system, in which case the RDY output is connected to the IRQ2 input of the ADSP-2105. The RFS and TFS pins of the ADSP-2105 are configured as active low outputs and the ADSP-2105 serial clock line, SCLK, is also configured as an output. The POL pin of the AD 7730 is hardwired low. Because the SCLK from the ADSP-2105 is a continuous clock, the CS of the AD 7730 must be used to gate off the clock once the transfer is complete. T he CS for the AD 7730 is active when either the RFS or TFS outputs from the AD SP-2105 are active. T he serial clock rate on the AD SP-2105 should be limited to 3 M Hz to ensure correct operation with the AD 7730.


Figure 22. AD7730 to ADSP-2105 Interface

## AD7730/AD7730L

## APPLICATIONS

The on-chip PGA allows the AD 7730 to handle analog input voltage ranges as low as 10 mV full scale. This allows the user to connect a transducer directly to the input of the AD 7730. The AD 7730 is primarily targeted for weigh-scale and load-cell applications. The majority of the applications have a straingage transducer whose resistance changes when subjected to mechanical stress. N ormally, the gages are configured in a W heatstone bridge arrangement. The strain gage is a passive device and requires an excitation voltage (or in some cases a current) to derive a voltage output. T wo types of voltage excitation can be provided for the bridge: dc excitation or ac excitation. T hese are discussed in the following sections. While the desire in most applications is to provide a single supply solution (something that is aided by the AD 7730's single supply capability), some applications provide a bipolar excitation voltage in order to increase the output voltage from the bridge. In such cases, the input voltage applied to the AD 7730 can be slightly negative with respect to ground. Figure 23 shows how to configure the AD 7730 to handle this type of input signal.

## DC Excitation of Bridge

In dc-excitation applications, the excitation voltage provided for the bridge is a fixed dc voltage. C onnections between the AD 7730 and the bridge are very straightforward in this type of application as illustrated in Figure 23. The bridge configuration shown is a six-lead configuration with separate return leads for the reference lines. This allows a force/sense effect on the load cell excitation voltage, eliminating voltage drops caused by the excitation current flowing through the lead resistances. In applications where the lead lengths are short, a four-wire configuration
can be used with the excitation voltage and analog ground connected local to the AD 7730's REF IN (+) and REF IN (-) terminals. Illustrating a major advantage of the AD 7730, the 5 V excitation voltage for the bridge can be used directly as the reference voltage for the AD 7730, eliminating the need for precision matched resistors in generating a scaled-down reference.
The application is a ratiometric one with variations in the excitation voltage being reflected in variations in the analog input voltage and reference voltage of the AD 7730. Because the AD 7730 is a truly ratiometric part, with the reference voltage and excitation voltages equal, it is possible to evaluate its total excitation voltage rejection. This is unlike other converters which give a separate indication of the rejection of reference, analog inputs and power supply. The combined (total) rejection for the AD 7730 when moving the excitation voltage (which was also the power supply voltage) was better than 115 dB when evaluated with a load cell simulator.
Drift considerations are a primary concern for load cell applications. It is recommended for these applications that the AD 7730 is operated in CHOP mode to accrue the benefits of the excellent drift performance of the part in CHOP mode. A common source of unwanted drift effects are parasitic thermocouples. Thermocouple effects are generated every time there is a junction of two dissimilar metals. All components in the signal path should be chosen to minimize thermocouple effects. IC sockets and link options should be avoided as much as possible. While it is impossible to remove all thermocouple effects, attempts should be made to equalize the thermocouples on each leg of the differential input to minimize the differential voltage generated.


Figure 23. Typical Connections for DC-Excited Bridge Application

Long lead lengths from the bridge to the AD 7730 facilitate the pickup of mains frequency on the analog input, the reference input and the power supply. The analog inputs to the AD 7730 are buffered, which allows the user to connect whatever noise reduction capacitors are necessary in the application. The AD 7730 boasts excellent common-mode and normal- mode rejection of mains frequency on both the analog and reference inputs. In CHOP mode, care must be taken in choosing the output update rate so it does not result in reducing line frequency rejection (see DIGITAL FILTERING section). T he input offset current on the AD 7730 is 10 nA maximum which results in a maximum, dc offset voltage of 1.75 mV in a $350 \Omega$ bridge application. C are should taken with inserting large source impedances on the reference input pins as these inputs are not buffered and the source impedances can result in gain errors.
In many load-cell applications, a portion of the dynamic range of the bridge output is consumed by a pan weight or tare weight. In such applications, the 6-bit TARE DAC of the AD 7730 can be used to adjust out this tare weight as outlined previously.

## AC Excitation of Bridge

AC excitation of the bridge addresses many of the concerns with thermocouple, offset and drift effects encountered in dc-excited applications. In ac-excitation, the polarity of the excitation voltage to the bridge is reversed on alternate cycles. T he result is the elimination of dc errors at the expense of a more complex system design. Figure 24 outlines the connections for an ac-excited bridge application based on the AD 7730.
The excitation voltage to the bridge must be switched on alternate cycles. T ransistors T 1 to T 4 in Figure 24 perform the switching of the excitation voltage. These transistors can be
discrete matched bipolar or M OS transistors, or a dedicated bridge driver chip such as the 4427 from M icrel can be used to perform the task.
Since the analog input voltage and the reference voltage are reversed on alternate cycles, the AD 7730 must be synchronized with this reversing of the excitation voltage. To allow the AD 7730 to synchronize itself with this switching, it provides the logic control signals for the switching of the excitation voltage. These signals are the nonoverlapping CM OS outputs ACX and ACX.
One of the problems encountered with ac-excitation is the settling time associated with the analog input signals after the excitation voltage is switched. This is particularly true in applications where there are long lead lengths from the bridge to the AD 7730. It means that the converter could encounter errors because it is processing signals which are not fully settled. The AD 7730 addresses this problem by allowing the user to program a delay of up to $48.75 \mu \mathrm{~s}$ between the switching of the ACX signals and the processing of data at the analog inputs. This is achieved using the DL bits of the Filter Register.
The AD 7730 also scales the ACX switching frequency in accordance with the output update rate. T his avoids situations where the bridge is switched at an unnecessarily faster rate than the system requires.
The fact that the AD 7730 can handle reference voltages which are the same as the excitation voltages is particularly useful in ac-excitation where resistor divider arrangements on the reference input add to the settling time associated with the switching.


Figure 24. Typical Connections for AC-Excited Bridge Application

## AD7730/AD7730L

## Bipolar Excitation of the Bridge

As mentioned previously, some applications will require that the AD 7730 handle inputs from a bridge that is excited by a bipolar voltage. The number of applications requiring this are limited, but with the addition of some external components the AD 7730 is capable of handling such signals. Figure 25 outlines one approach to the problem.
The example shown is a dc-excited bridge that is driven from $\pm 5 \mathrm{~V}$ supplies. In such a circuit, two issues must be addressed. The first is how to get the AD 7730 to handle input voltages near or below ground and the second is how to take the 10 V excitation voltage which appears across the bridge and generate a suitable reference voltage for the AD 7730. The circuit of Figure 25 attempts to address these two issues simultaneously.
The AD 7730's analog and digital supplies can be split such that $A V_{D D}$ and $D V_{D D}$ can be at separate potentials and $A G N D$ and D GND can also be at separate potentials. The only stipulation is that $A V_{D D}$ or $D V_{D D}$ must not exceed the $A G N D$ by 5.5 V . In Figure 25 , the $D V_{D D}$ is operated at +3 V , which allows the AGND to go down to -2.5 V with respect to system ground. This means that all logic signals to the part must not exceed 3 V with respect to system ground. The $A V_{D D}$ is operated at +2.5 V with respect to system ground.
The bridge is excited with 10 V across its inputs. The output of the bridge is biased around the midpoint of the excitation voltages which in this case is system ground or 0 V . In order for the common-mode voltage of the analog inputs to sit correctly, the AGND of the AD 7730 must be biased below system ground by
a minimum of 1.2 V . The 10 V excitation voltage must be reduced to 5 V before being applied as the reference voltage for the AD 7730.
The resistor string R1, R2 and R3, takes the 10 V excitation voltage and generates differential voltage of nominally 5 V . A mplifiers A1 and A2 buffer the resistor string voltages and provide the AV ${ }_{D D}$ and AGND voltages as well as the REF IN(+) and REF IN (-) voltages for the AD 7730. The differential reference voltage for the part is +5 V . The AD 7730 retains its ratiometric operation with this reference voltage varying in sympathy with the analog input voltage.
The values of the resistors in the resistor string can be changed to allow a larger $D V_{D D}$ voltage. For example, if R1 $=3 \mathrm{k} \Omega$, $R 2=10 \mathrm{k} \Omega$ and $R 3=7 \mathrm{k} \Omega$, the $A V_{D D}$ and $A G N D$ voltages become +3.5 V and -1.5 V respectively. This allows the AD 7730 to be used with a +3.6 V DV $V_{D D}$ voltage while still allowing the analog input range to be within the specified common-mode range.
$A n$ alternate scheme to this is to generate the $A V_{D D}$ and $A G N D$ voltages from regulators or Zener diodes driven from the +5 V and -5 V supplies respectively. The reference voltage for the part would be generated in the same manner as just outlined but amplifiers A1 and A 2 would not be required to buffer the voltages as they are now only driving the reference pins of the AD 7730. H owever, care must be taken in this scheme to ensure that the REF IN $(+)$ voltage does not exceed $A V_{D D}$ and that the REF IN (-) voltage does not go below AGND.


Figure 25. AD7730 with Bipolar Excitation of the Bridge

APPENDIXA
AD7730L SPECIFICATIONS

## LOW POWER <br> BRIDGE TRANSDUCER ADC

KEY FEATURES
Resolution of 110,000 Counts (Peak-to-Peak)
Power Consumption: 15 mW typ
Offset Drift: < 1 ppm/ ${ }^{\circ} \mathrm{C}$
Gain Drift: 3 ppm/ ${ }^{\circ} \mathrm{C}$
Line Frequency Rejection: >150 dB
Buffered Differential Inputs
Programmable Filter Cutoffs
Specified for Drift Over Time
Operates with Reference Voltages of 1 V to 5 V
ADDITIONAL FEATURES
Two-Channel Programmable Gain Front End On-Chip DAC for Offset/TARE Removal FASTStep Mode
AC or DC Excitation
Single Supply Operation
APPLICATIONS
Portable Weigh Scales

## GENERAL DESCRIPTION

The AD7730L is a complete low power analog front-end for weigh-scale and pressure measurement applications. The device accepts low level signals directly from a transducer and outputs a serial digital word. The input signal is applied to a proprietary programmable gain front end based around an analog modulator. The modulator output is processed by a low pass programmable digital filter, allowing adjustment of filter cutoff, output rate and settling-time.
T he part features two buffered differential programmable gain analog inputs as well as a differential reference input. The part operates from a single +5 V supply and typically consumes less than 3 mA . It accepts four unipolar analog input ranges: 0 mV to $+10 \mathrm{mV},+20 \mathrm{mV},+40 \mathrm{mV}$ and +80 mV and four bipolar ranges $\pm 10 \mathrm{mV}, \pm 20 \mathrm{mV}, \pm 40 \mathrm{mV}$ and $\pm 80 \mathrm{mV}$. The peak-topeak resolution achievable directly from the part is 1 in 110,000 counts. An on-chip 6-bit DAC allows the removal of TARE voltages. Clock signals for synchronizing ac excitation of the bridge are also provided.
T he serial interface on the part can be configured for three-wire operation and is compatible with microcontrollers and digital signal processors. The AD 7730L contains self-calibration and system calibration options and features an offset drift of less than $5 \mathrm{nV} /{ }^{\circ} \mathrm{C}$ and a gain drift of less than $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

The part is available in a 24 -lead SOIC and 24 -lead TSSOP package.

$A V_{D D ;}$ REF IN(-) =AGND = DGND $=0 \mathrm{~V} ; \mathrm{f}_{\text {CLKIN }}=2.4576 \mathrm{MHz}$. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted.)

| Parameter | B Version ${ }^{1}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE (CHP=1) <br> NoM issing Codes ${ }^{2}$ <br> Output N oise and U pdate Rates ${ }^{2}$ <br> Integral N onlinearity <br> Offset Error ${ }^{2}$ <br> Offset Drift vs. T emperature ${ }^{2}$ <br> Offset Drift vs. Time ${ }^{4}$ <br> Positive Full-Scale Error ${ }^{2,5}$ <br> Positive Full-Scale D rift vs T emp 2, 6,7 <br> Positive Full-Scale Drift vs Time ${ }^{4}$ <br> Gain Error ${ }^{2,8}$ <br> Gain Drift vs. Temperature ${ }^{2,6,9}$ <br> Gain Drift vs. Time ${ }^{4}$ <br> Bipolar N egative Full-Scale Error² <br> Negative Full-Scale Drift vs. Temp ${ }^{2,6}$ <br> Power Supply Rejection <br> Common-M ode Rejection (CM R) <br> Analog Input DC Bias C urrent ${ }^{2}$ <br> Analog Input DC Bias Current Drift ${ }^{2}$ <br> Analog Input DC Offset C urrent ${ }^{2}$ <br> Analog Input DC Offset Current Drift ${ }^{2}$ | 24 <br> See T ables XXI \& XXII <br> 22 <br> See $N$ ote 3 <br> 5 <br> 25 <br> See N ote 3 <br> 3 <br> 10 <br> See N ote 3 <br> 3 <br> 10 <br> See N ote 3 <br> 3 <br> 120 <br> 118 <br> 40 <br> 100 <br> 10 <br> 50 | Bits min <br> ppm of FSR max <br> nV/ ${ }^{\circ} \mathrm{C}$ typ <br> nV /1000 H ours typ <br> ppm of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ max ppm of FS/1000 Hours typ <br> ppm/ ${ }^{\circ} \mathrm{C}$ max ppm/1000 H ours typ <br> ppm of $\mathrm{FS} /{ }^{\circ} \mathrm{C}$ max dB typ dB min nA max $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ nA max $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ | Offset Error and Offset D rift Refer to Both U nipolar Offset and Bipolar Zero Errors <br> M easured with Zero Differential Voltage At DC. M easured with Zero Differential Voltage |
| STATIC PERFORMANCE $(C H P=0)^{2}$ <br> No M issing Codes <br> Output N oise and U pdate Rates Integral N onlinearity <br> Offset Error <br> Offset Drift vs. Temperature ${ }^{6}$ <br> Offset Drift vs. Time ${ }^{4}$ <br> Positive Full-Scale Error ${ }^{5}$ <br> Positive Full-Scale Drift vs. Temp 6,7 <br> Positive Full-Scale D rift vs. Time ${ }^{4}$ <br> Gain Error ${ }^{8}$ <br> Gain Drift vs. Temperature ${ }^{6,9}$ <br> Gain Drift vs. Time ${ }^{4}$ <br> Bipolar Negative Full-Scale Error <br> Negative Full-Scale Drift vs. Temp <br> Power Supply Rejection <br> Common-M ode Rejection (CM R) on AIN <br> CMR on REF IN <br> Analog Input DC Bias C urrent Analog Input DC Bias Current Drift Analog Input DC Offset C urrent Analog Input DC Offset C urrent Drift | 24 <br> See Tables XXIII \& XXIV <br> 22 <br> See $N$ ote 3 <br> 0.5 <br> 2.5 <br> See N ote 3 <br> 0.6 <br> 3 <br> See N ote 3 <br> 2 <br> 10 <br> See N ote 3 <br> 0.6 <br> 90 <br> 105 <br> 100 <br> 50 <br> 150 <br> 25 <br> 75 | Bits min <br> ppm of FSR max <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> $\mu \mathrm{V} / 1000$ H ours typ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> $\mu \mathrm{V} / 1000$ H ours typ <br> ppm/ $/{ }^{\circ} \mathrm{C}$ typ <br> ppm/1000 H ours typ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> dB typ <br> dB typ <br> dB typ <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ | $\text { SKIP }=0^{10}$ <br> Offset Error and Offset Drift Refer to Both Unipolar Offset and Bipolar Zero Errors <br> M easured with Zero Differential Voltage <br> At DC. M easured with Zero D ifferential Voltage <br> At DC. M easured with Zero D ifferential Voltage |
| ANALOG INPUTS/REFERENCEINPUTS <br> N ormal-M ode 50 Hz Rejection ${ }^{2}$ <br> N ormal-M ode 60 Hz Rejection ${ }^{2}$ <br> Common-M ode 50 Hz Rejection ${ }^{2}$ <br> Common-M ode 60 Hz Rejection ${ }^{2}$ <br> Analog Inputs <br> Differential Input Voltage Ranges ${ }^{11}$ <br> Absolute/C ommon-M ode Voltage ${ }^{12}$ <br> Reference Input <br> REF IN (+) - REF IN (-) Voltage <br> REF IN (+) - REF IN (-) Voltage Absolute/C ommon-M ode Voltage ${ }^{13}$ <br> NO REF T rigger Voltage | $\begin{aligned} & 88 \\ & 88 \\ & 120 \\ & 120 \\ & \\ & 0 \text { to }+10 \text { or } \pm 10 \\ & 0 \text { to }+20 \text { or } \pm 20 \\ & 0 \text { to }+40 \text { or } \pm 40 \\ & 0 \text { to }+80 \text { or } \pm 80 \\ & \text { AGND }+1.2 \mathrm{~V} \\ & \text { AV }{ }^{D D}-0.95 \mathrm{~V} \\ & +2.5 \\ & +5 \\ & \text { AGND }-30 \mathrm{mV} \\ & \text { AV } V_{D D}+30 \mathrm{mV} \\ & 0.3 \\ & 0.65 \end{aligned}$ | dB min $d B$ min dB min dB min <br> mV nom mV nom mV nom mV nom V min V max <br> V nom <br> V nom <br> $V$ min <br> $V$ max <br> $V$ min <br> V max | From 49 Hz to 51 Hz <br> From 59 Hz to 61 Hz <br> From 49 Hz to 51 Hz <br> From 59 Hz to 61 Hz <br> Assuming 2.5 V or 5 V Reference with <br> HIREF Bit Set Appropriately <br> G ain $=250$ <br> G ain $=125$ <br> Gain $=62.5$ <br> $G$ ain $=31.25$ <br> HIREF Bit of M ode Register $=0$ <br> HIREF Bit of M ode Register $=1$ <br> NO REF Bit Active If $V_{\text {REF }}$ Below This Voltage NO REF Bit Inactive If $\mathrm{V}_{\text {REF }}$ A bove $T$ his V oltage |


| Parameter | B Version ${ }^{1}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| LOGIC INPUTS <br> Input Current <br> All Inputs Except SCLK and MCLK IN <br> $\mathrm{V}_{\text {INL }}$, Input Low Voltage <br> $V_{\text {INL, }}$ Input Low Voltage <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage <br> SCLK Only (Schmitt T rigerred Input) <br> $\mathrm{V}_{\text {T+ }}$ <br> $V_{T+}$ <br> $V_{T}$ - <br> $V_{T}$ - <br> $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}}$ <br> $V_{T+}-V_{T-}$ <br> MCLK IN Only <br> $V_{\text {InL, }}$ Input Low Voltage <br> $\mathrm{V}_{\text {INL }}$, Input Low Voltage <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage | $\pm 10$ 0.8 0.4 2.0 $1.4 / 3$ $1 / 2.5$ $0.8 / 1.4$ $0.4 / 1.1$ $0.4 / 0.8$ $0.4 / 0.8$ 0.8 0.4 3.5 2.5 | $\mu \mathrm{A}$ max <br> $\checkmark$ max <br> $\checkmark$ max <br> $V$ min <br> V min to V max <br> V min to V max <br> V min to V max <br> V min to V max <br> V min to V max <br> V min to V max <br> $\checkmark$ max <br> $\checkmark$ max <br> $V$ min <br> $V$ min | $\begin{aligned} & D V_{D D}=+5 V \\ & D V_{D D}=+3 V \end{aligned}$ <br> $D V_{D D}=+5 V$ <br> $D V_{D D}=+3 V$ <br> $D V_{D D}=+5 \mathrm{~V}$ <br> $D V_{D D}=+3 V$ <br> $D V_{D D}=+5 V$ <br> $D V_{D D}=+3 V$ <br> $D V_{D D}=+5 V$ <br> $D V_{D D}=+3 V$ <br> $D V_{D D}=+5 V$ <br> $D V_{D D}=+3 V$ |
| LOGIC OUTPUTS (Including MCLK OUT) <br> $V_{\text {OL }}$, Output Low Voltage <br> $\mathrm{V}_{\text {OL }}$, Output Low Voltage <br> $\mathrm{V}_{\text {OH }}$, Output High Voltage <br> $\mathrm{V}_{\mathrm{OH}}$, Output High Voltage <br> F loating State L eakage C urrent <br> F loating State O utput C apacitance ${ }^{2}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 4.0 \\ & \\ & V_{D D}-0.6 \mathrm{~V} \\ & \pm 10 \\ & 9 \end{aligned}$ | V max <br> V max <br> V min <br> $V$ min <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & I_{\text {SINK }}=800 \mu A \text { Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+5 \mathrm{~V} \\ & I_{\text {SINK }}=100 \mu A \text { Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+3 \mathrm{~V} \\ & I_{\text {SOURCE }}=200 \mu \mathrm{~A} \text { Except for MCLK OUT }{ }^{14} \text {; } \\ & V_{D D}{ }^{15}=+5 \mathrm{~V} \\ & I_{\text {SOURCE }}=100 \mu \text { A Except for MCLK OUT }{ }^{14} ; \\ & V_{D D}{ }^{15}=+3 \mathrm{~V} \end{aligned}$ |
| TRANSDUCER BURNOUT <br> AIN 1(+) Current AIN 1(-) Current Initial T olerance @ $25^{\circ} \mathrm{C}$ D rift ${ }^{2}$ | $\begin{aligned} & -100 \\ & 100 \\ & \pm 10 \\ & 0.1 \end{aligned}$ | nA nom <br> nA nom <br> \% typ <br> \%/ ${ }^{\circ} \mathrm{C}$ typ |  |
| OFFSET (TARE)DAC <br> Resolution <br> LSB Size <br> DAC Drift ${ }^{16}$ <br> DAC Drift vs. Time ${ }^{4,16}$ <br> Differential Linearity | $\begin{aligned} & 6 \\ & 2.3 / 2.6 \\ & 3.5 \\ & 25 \\ & \pm 0.75 \end{aligned}$ | Bit <br> mV min/mV max <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max <br> ppm/1000 H ours typ <br> LSB max | 2.5 mV Nominal with 5 V Reference (REF IN /2000) <br> Guaranteed M onotonic |
| SYSTEM CALIBRATION <br> Positive F ull-Scale C alibration Limit ${ }^{17}$ <br> N egative Full-Scale C alibration Limit ${ }^{17}$ Offset Calibration Limit ${ }^{18}$ Input Span ${ }^{17}$ | $\begin{aligned} & 1.05 \times \mathrm{FS} \\ & -1.05 \times \mathrm{FS} \\ & -1.05 \times \mathrm{FS} \\ & 0.8 \times \mathrm{FS} \\ & 2.1 \times \mathrm{FS} \end{aligned}$ | V max <br> V max <br> $\checkmark$ max <br> $V$ min <br> $V$ max | FS Is the N ominal Full-Scale Voltage ( $10 \mathrm{mV}, 20 \mathrm{mV}, 40 \mathrm{mV}$ or 80 mV ) |
| POWER REQUIREMENTS <br> Power Supply Voltages <br> AV ${ }_{\text {DD }}$ - AGND Voltage <br> DV $\mathrm{D}_{\mathrm{D}}$ Voltage <br> Power Supply Currents <br> AV ${ }_{\text {DD }}$ Current ( N ormal M ode) <br> AV $\mathrm{D}_{\mathrm{DD}}$ Current (N ormal M ode) <br> DV ${ }_{\text {DD }}$ Current (N ormal M ode) <br> DV $V_{D D}$ Current (N ormal M ode) <br> $A V_{D D}+D V_{D D}$ Current (Standby M ode) <br> Power Dissipation <br> N ormal M ode <br> Standby M ode | $\begin{aligned} & +4.75 \text { to }+5.25 \\ & +2.7 \text { to }+5.25 \\ & 3.7 \\ & 5.5 \\ & 0.45 \\ & 1 \\ & 21 \\ & 23.5 \\ & 32.5 \\ & 105 \end{aligned}$ | V min to V max <br> V min to V max <br> mA max <br> mA max <br> mA max <br> mA max <br> $\mu \mathrm{A}$ max <br> mW max <br> mW max <br> $\mu \mathrm{W}$ max | With AGND $=0 \mathrm{~V}$ <br> External M CLK. Digital I/Ps $=0 \mathrm{~V}$ or DV ${ }_{D D}$ <br> All Input Ranges Except 0 mV to +10 mV and $\pm 10 \mathrm{mV}$, <br> Typically 2.7 mA <br> Input Ranges of 0 mV to +10 mV and $\pm 10 \mathrm{mV}$ Only, <br> Typically 4 mA <br> DV $V_{D D}$ of 2.7 V to 3.3 V , Typically 0.3 mA <br> DV $V_{D D}$ of 4.75 V to 5.25 V , T ypically 0.75 mA <br> Typically $13 \mu \mathrm{~A}$. External $\mathrm{M} C L K I N=0 \mathrm{~V}$ or $\mathrm{DV}_{\mathrm{DD}}$ <br> $A V_{D D}=D V_{D D}=+5 \mathrm{~V}$. Digital $\mathrm{I} / \mathrm{Ps}=0 \mathrm{~V}$ or $D V_{D D}$ <br> All Input Ranges Except 0 mV to +10 mV and $\pm 10 \mathrm{mV}$, <br> T ypically 15 mW <br> Input Ranges of 0 mV to +10 mV and $\pm 10 \mathrm{mV}$ Only, <br> Typically 23.75 mW <br> T ypically $65 \mu \mathrm{~W}$. External MCLK IN $=0 \mathrm{~V}$ or DV $\mathrm{DD}^{\text {D }}$ |

NOTES
${ }^{1} \mathrm{~T}$ emperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ Sample tested during initial release.
${ }^{3}$ The offset (or zero) numbers with CHP =1 are typically $3 \mu \mathrm{~V}$ precalibration. Internal zero-scale calibration reduces this by about $1 \mu \mathrm{~V}$. Offset numbers with CHP = 0 can be up to
1 mV precalibration. Internal zero-scale calibration reduces this to $2 \mu \mathrm{~V}$ typical. System zero-scale calibration reduces offset numbers with $\mathrm{CHP=1}$ and CHP=0 to the order of the noise. G ain errors can be up to 3000 ppm precalibration with $\mathrm{CHP}=0$ and $\mathrm{CHP}=1$. Performing internal full-scale calibrations on the 80 mV range reduces the gain error to less than 100 ppm for the 80 mV and 40 mV ranges, to about 250 ppm for the 20 mV range and to about 500 ppm on the 10 mV range. System full-scale calibration reduces this to the order of the noise. Positive and negative full-scale errors can be calculated from the offset and gain errors.
${ }^{4}$ T hese numbers are generated during life testing of the part.
${ }^{5}$ Positive Full-Scale Error includes Offset Errors (U nipolar Offset Error or Bipolar Zero Error) and applies to both unipolar and bipolar input ranges.
${ }^{6}$ Recalibration at any temperature will remove these errors.
${ }^{7}$ F full-Scale Drift includes Offset Drift (U nipolar Offset Drift or Bipolar Zero Drift) and applies to both unipolar and bipolar input ranges.
${ }^{8} \mathrm{G}$ ain Error is a measure of the difference between the measured and the ideal span between any two points in the transfer function. The two points used to calculate the gain error are positive full scale and negative full scale. See Terminology.
${ }^{9} \mathrm{G}$ ain Error Drift is a span drift and is effectively the drift of the part if zero-scale calibrations only were performed.
${ }^{10} \mathrm{~N}$ o M issing C odes performance with CHP $=0$ and SKIP $=1$ is reduced below 24 bits for SF words lower than 180 decimal.
${ }^{11}$ T he analog input voltage range on the AIN $1(+)$ and $\operatorname{AIN} 2(+)$ inputs is given here with respect to the voltage on the AIN $1(-)$ and AIN $2(-)$ inputs respectively.
${ }^{12}$ The common-mode voltage range on the input pairs applies provided the absolute input voltage specification is obeyed.
${ }^{13}$ T he common-mode voltage range on the reference input pair (REF IN ( + ) and REF IN ( - ) ) applies provided the absolute input voltage specification is obeyed.
${ }^{14}$ T hese logic output levels apply to the M CLK OUT output only when it is loaded with a single CM OS load.
${ }^{15} V_{D D}$ refers to $D V_{D D}$ for all logic outputs expect $D 0, D 1, A C X$ and $A C X$ where it refers to $A V_{D D}$. In other words, the output logic high for these four outputs is determined by $A V_{D D}$.
${ }^{16}$ T his number represents the total drift of the channel with a zero input and the DAC output near full scale.
${ }^{17}$ After calibration, if the input voltage exceeds positive full scale, the converter will output all 1 s . If the input is less than negative full scale, the device outputs all 0 s .
${ }^{18}$ T hese calibration and span limits apply provided the absolute input voltage specification is obeyed. The offset calibration limit applies to both the unipolar zero point and the bipolar zero point.
Specifications subject to change without notice.
TIMING CHAP ACTERISTICS1, $2\left({ }^{\left(A V_{D D}\right.}=+4.75 \mathrm{~V}\right.$ to $+5.25 \mathrm{~V} ; \mathrm{DV} \mathrm{V}_{\mathrm{D}}=+3 \mathrm{~V}$ to $+5.25 \mathrm{~V} ; A G N D=D G N D=0 \mathrm{~V} ; \mathrm{f}_{\mathrm{CLKIN}}=2.4576 \mathrm{MHz} ;$ Input Logic $0=0 \mathrm{~V}$, Logic $1=D V_{D D}$ unless otherwise noted).

| Parameter | Limitat $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ (B Version) | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| M aster Clock R ange | 1 | M Hz min | For Specified Performance |
|  | 5 | M Hz max |  |
| $\mathrm{t}_{1}$ | 50 | $n \mathrm{n}$ min | $\overline{\text { SYNC Pulsewidth }}$ |
| $\mathrm{t}_{2}$ | 50 | $n \mathrm{n}$ min | RESET Pulsewidth |
| Read Operation $\quad$ ns min $\overline{\mathrm{RDY}}$ to $\overline{\mathrm{CS}}$ Setup Time |  |  |  |
| $t_{3}$ | 0 | ns min | $\overline{\overline{\mathrm{RDY}} \text { to } \overline{\mathrm{CS}} \text { Setup Time }}$ |
| $t_{4}$ | 0 | ns min | $\overline{\mathrm{CS}}$ F alling Edge to SCLK Active Edge Setup Time ${ }^{3}$ |
| $t_{5}{ }^{4}$ | 0 | ns min | SCLK Active Edge to D ata Valid D elay ${ }^{3}$ |
|  | 60 | ns max | DV ${ }_{\text {DD }}=+4.75 \mathrm{~V}$ to +5.25 V |
|  | 80 | ns max | $\underline{\mathrm{DV}} \mathrm{DD}=+2.75 \mathrm{~V}$ to +3.3 V |
| $t_{5 A}{ }^{4,5}$ | 0 | ns min | $\overline{\mathrm{CS}}$ F alling Edge to D ata Valid D elay |
|  | 60 | ns max | D $\mathrm{V}_{\text {DD }}=+4.75 \mathrm{~V}$ to +5.25 V |
|  | 80 | ns max | $\mathrm{D} \mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}$ to +3.3 V |
| $\mathrm{t}_{6}$ | 100 | ns min | SCLK High Pulsewidth |
| $\mathrm{t}_{7}$ | 100 | ns min | SCLK Low Pulsewidth |
| $\mathrm{t}_{8}$ | 0 | ns min | $\overline{\mathrm{CS}}$ Rising Edge to SCLK Inactive Edge H old Time ${ }^{3}$ |
| $\mathrm{t}_{9}{ }^{6}$ | 10 80 | ns min | Bus R elinquish Time after SCLK Inactive Edge ${ }^{3}$ |
| $\mathrm{t}_{10}$ | 100 | ns max | SCLK Active Edge to $\overline{\text { RDY }} \mathrm{H}$ igh ${ }^{3,7}$ |
| Write Operation |  |  |  |
| $\mathrm{t}_{11}$ | 0 | ns min | $\overline{\mathrm{CS}}$ Falling Edge to SCLK Active Edge Setup Time ${ }^{3}$ |
| $\mathrm{t}_{12}$ | 30 | ns min | D ata Valid to SCLK Edge Setup T ime |
| $\mathrm{t}_{13}$ | 25 | ns min | D ata Valid to SCLK Edge H old T ime |
| $\mathrm{t}_{14}$ | 100 | ns min | SCLK High Pulsewidth |
| $\mathrm{t}_{15}$ | 100 | ns min | SCLK Low Pulsewidth |
| $\mathrm{t}_{16}$ | 0 | ns min | $\overline{\text { CS Rising Edge to SCLK Edge H old T ime }}$ |

## NOTES

${ }^{1}$ Sample tested during initial release to ensure compliance. All input signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of DV DD ) and timed from a voltage level of 1.6 V .
${ }^{2}$ See Figures 18 and 19.
${ }^{3}$ SCLK active edge is falling edge of SCLK with POL $=1$; SCLK active edge is rising edge of SCLK with POL $=0$.
${ }^{4} T$ hese numbers are measured with the load circuit of Figure 1 and defined as the time required for the output to cross the $\mathrm{V}_{O L}$ or $\mathrm{V}_{O H}$ limits.
${ }^{5}$ T his specification only comes into play if $\overline{\mathrm{CS}}$ goes low while SCLK is low ( $\mathrm{POL}=1$ ) or if $\overline{\mathrm{CS}}$ goes low while SCLK is high ( $\mathrm{POL}=0$ ). It is primarily required for interfacing to DSP machines.
${ }^{6} \mathrm{~T}$ hese numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of F igure 1 . The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and as such are independent of external bus loading capacitances.
${ }^{7} \overline{\mathrm{RDY}}$ returns high after the first read from the device after an output update. The same data can be read again, if required, while $\overline{\mathrm{RDY}}$ is high, although care should be taken that subsequent reads do not occur close to the next output update.

## AD7730/AD7730L

## OUTPUT NOISE AND RESOLUTION SPECIFICATION

The AD 7730L can be programmed to operate in either chop mode or nonchop mode. The chop mode can be enabled in ac-excited or dc-excited applications; it is optional in dc-excited applications, but chop mode must be enabled in ac-excited applications. T hese options are discussed in more detail in earlier sections. The chop mode has the advantage of lower drift numbers and better noise immunity, but the noise is approximately $20 \%$ higher for a given -3 dB frequency and output data rate. It is envisaged that the majority of weigh-scale users of the AD 7730L will operate the part in chop mode to avail themselves of the excellent drift performance and noise immunity when chopping is enabled. The following tables outline the noise performance of the part in both chop and nonchop modes over all input ranges for a selection of output rates.

## Output Noise (CHP = 1)

This mode is the primary mode of operation of the device. T able XXI shows the output rms noise for some typical output update rates and -3 dB frequencies for the AD 7730 when used in chopping mode ( CH P of Filter Register $=1$ ) with a master clock frequency of 2.4576 M Hz . T hese numbers are typical and are generated at a differential analog input voltage of 0 V . The output update rate is selected via the SF 0 to SF 11 bits of the Filter R egister. T able XXII, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. T he numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB ). It is important to note that the numbers in Table XXII represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.
The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in T able XXI will remain the same for unipolar ranges while the numbers in T able II will change. To calculate the numbers for Table XXII for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

Table XXI. Output Noise vs. Input Range and Update Rate (CHP = 1)
Typical Output RMS Noise in nV

| Output Data Rate | $-3 \mathrm{~dB}$ <br> Frequency | SF <br> Word | Settling Time Normal Mode | Setting Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm 20 \mathrm{mV}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 25 Hz | 0.98 Hz | 2048 | 920 ms | 120 ms | 245 | 140 | 105 | 70 |
| 50 Hz | 1.97 Hz | 1024 | 460 ms | 60 ms | 340 | 220 | 160 | 100 |
| 75 Hz | 2.96 Hz | 683 | 306 ms | 40 ms | 420 | 270 | 170 | 110 |
| $100 \mathrm{~Hz}^{*}$ | 3.95 Hz | 512 | 230 ms | 30 ms | 500 | 290 | 180 | 130 |
| 200 Hz | 7.9 Hz | 256 | 115 ms | 15 ms | 650 | 490 | 280 | 165 |

*Power-On D efault
Table XXII. Peak-to-Peak Resolution vs. Input Range and Update Rate (CHP = 1)
Peak-to-Peak Resolution in Counts (Bits)

| Output <br> Data Rate | $\begin{aligned} & \hline-3 \mathrm{~dB} \\ & \text { Frequency } \end{aligned}$ | SF <br> Word | Setting Time Normal Mode | Setting Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm 20 \mathrm{mV}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 25 Hz | 0.98 Hz | 2048 | 920 ms | 120 ms | 110k (17) | 94k (16.5) | 64k (16) | 46k (15.5) |
| 50 Hz | 1.97 Hz | 1024 | 460 ms | 60 ms | 80k (16.5) | 60k (16) | 42k (15.5) | 33k (15) |
| 75 Hz | 2.96 Hz | 683 | 306 ms | 40 ms | 62k (16) | 50k (15.5) | 39k (15) | 31k (15) |
| $100 \mathrm{~Hz}^{*}$ | 3.95 Hz | 512 | 230 ms | 30 ms | 53k (15.5) | 46k (15.5) | 36k (15) | 25k (14.5) |
| 200 Hz | 7.9 Hz | 256 | 115 ms | 15 ms | 44k (15.5) | 27k (15) | 24k (14.5) | 20k (14.5) |

*Power-On D efault

## Output Noise (CHP = 0)

T able XXIII shows the output rms noise for some typical output update rates and -3 dB frequencies for the AD 7730L when used in nonchopping mode ( CH P of Filter Register $=0$ ) with a master clock frequency of 2.4576 M Hz . These numbers are typical and are generated at a differential analog input voltage of 0 V . T he output update rate is selected via the SF 0 to SF 11 bits of the Filter Register. T able X XIV, meanwhile, shows the output peak-to-peak resolution in counts for the same output update rates. T he numbers in brackets are the effective peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB ). It is important to note that the numbers in Table XXIV represent the resolution for which there will be no code flicker within a six-sigma limit. They are not calculated based on rms noise, but on peak-to-peak noise.
The numbers are generated for the bipolar input ranges. When the part is operated in unipolar mode, the output noise will be the same as the equivalent bipolar input range. As a result, the numbers in T able XXIII will remain the same for unipolar ranges while the numbers in Table XXIV will change. To calculate the number for T able XXIV for unipolar input ranges simply divide the peak-to-peak resolution number in counts by two or subtract one from the peak-to-peak resolution number in bits.

Table XXIII. Output Noise vs. Input Range and Update Rate (CHP = 0)
Typical Output RMS Noise in nV

| Output <br> Data Rate | $-3 \mathrm{~dB}$ <br> Frequency | SF <br> Word | Setting Time Normal Mode | Settling Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm 20 \mathrm{mV}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 75 Hz | 2.9 Hz | 2048 | 332 ms | 53.2 ms | 320 | 215 | 135 | 100 |
| 100 Hz | 3.9 Hz | 1536 | 250 ms | 40 ms | 325 | 245 | 160 | 110 |
| 150 Hz | 5.85 Hz | 1024 | 166 ms | 26.6 ms | 410 | 275 | 180 | 130 |
| 300 Hz | 11.7 Hz | 512 | 83 ms | 13.3 ms | 590 | 370 | 265 | 180 |
| 600 Hz | 23.4 Hz | 256 | 41.6 ms | 6.6 ms | 910 | 580 | 350 | 220 |

Table XXIV. Peak-to-Peak Resolution vs. Input Range and Update Rate (CHP = 0)
Peak-to-Peak Resolution in Counts (Bits)

| Output Data Rate | $\begin{array}{\|l\|} \hline-3 \mathrm{~dB} \\ \text { Frequency } \end{array}$ | SF <br> Word | Setting Time Normal Mode | Setting Time Fast Mode | Input Range $= \pm 80 \mathrm{mV}$ | Input Range $= \pm 40 \mathrm{mV}$ | Input Range $= \pm \mathbf{2 0} \mathrm{mV}$ | Input Range $= \pm 10 \mathrm{mV}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 75 Hz | 2.9 Hz | 2048 | 332 ms | 53.2 ms | 85k (16.5) | 62k (16) | 49k (15.5) | 33k (15) |
| 100 Hz | 3.9 Hz | 1536 | 250 ms | 40 ms | 82k (16.5) | 55k (15.5) | 42k (15.5) | 30k (15) |
| 150 Hz | 5.85 Hz | 1024 | 166 ms | 26.6 ms | 65k (16) | 48k (15.5) | 36k (15) | 25k (14.5) |
| 300 Hz | 11.7 Hz | 512 | 83 ms | 13.3 ms | 45k (15.5) | 36k (15) | 25k (14.5) | 18k (14) |
| 600 Hz | 23.4 Hz | 256 | 41.6 ms | 6.63 ms | 30k (15) | 23k (14.5) | 19k (14) | 15k (14) |

## AD7730/AD7730L

PAGE INDEX
Topic Page
FEATURES ..... 1
GENERAL DESCRIPTION .....  1
AD 7730 SPECIFICATION S ..... 2
TIMING CHARACTERISTICS ..... 4
ABSOLUTEMAXIMUM RATINGS .....  5
ORDERING GUIDE ..... 52
DETAILED FUNCTIONAL BLOCK DIAGRAM ..... 6
SIGNAL PROCESSING CHAIN ..... 7
PIN CONFIGURATION ..... 7
PIN FUNCTION DESCRIPTION ..... 7
TERMINOLOGY ..... 9
OUTPUT NOISE AND RESOLUTION SPECIFICATION ..... 10
ON-CHIP REGISTERS ..... 11
Summary Of On-Chip Registers ..... 12
C ommunications Register ..... 13
Status Register ..... 14
D ata Register ..... 15
M ode Register ..... 15
Filter Register ..... 18
DAC Register ..... 20
Offset Calibration Register ..... 20
G ain Calibration Register ..... 20
T est Register ..... 20
READING FROM AND WRITING TO THE
ON-CHIP REGISTERS ..... 21
CALIBRATION OPERATION SUMMARY ..... 22
CIRCUIT DESCRIPTION ..... 23
ANALOG INPUT ..... 24
A nalog Input C hannels ..... 24
A nalog Input Ranges ..... 24
Bipolar/U nipolar Inputs ..... 24
Burnout Currents ..... 25
REFERENCEINPUT ..... 25
Reference D etect ..... 25
SIGMA-DELTA MODULATOR ..... 26
DIGITAL FILTERING ..... 26
Filter A rchitecture ..... 26
F irst Stage F ilter ..... 26
Second Stage Filter ..... 27
CALIBRATION ..... 29
Internal Zero-Scale C alibration ..... 30
Internal Full-Scale C alibration ..... 30
System Zero-Scale C alibration ..... 31
System Full-Scale Calibration ..... 31
Span and Offset Limits ..... 31
Power-Up and Calibration ..... 32
Drift Considerations ..... 32
USIN G THE AD7730 ..... 32
C locking and Oscillator C ircuit ..... 32
System Synchronization ..... 33
Single-Shot C onversions ..... 33
Reset Input ..... 33
Standby M ode ..... 33
Digital Outputs ..... 33
POWER SUPPLIES ..... 34
Grounding and Layout ..... 34
Evaluating the AD 7730 Performance ..... 34
SERIAL INTERFACE ..... 35
W rite Operation ..... 35
Read Operation ..... 35
CONFIGURING THE AD7730 ..... 37
MICROCOMPUTER/MICROPROCESSOR
INTERFACING ..... 38
AD 7730 to 68 H C 11 Interface ..... 38
AD 7730 to 8051 Interface ..... 38
AD 7730 to AD SP-2105 Interface ..... 39
APPLICATIONS ..... 40
DC Excitation of Bridge ..... 40
AC Excitation of Bridge ..... 41
Bipolar Excitation of Bridge ..... 42
APPENDIX A-AD7730L SPECIFICATIONS ..... 43
SPECIFICATIONS ..... 45
INDEX ..... 50
OUTLINE DIMENSIONS ..... 51
TABLE INDEX
Table Titte Page
T able I. Output N oise vs. Input Range and Update Rate ( CH P = 1) ..... 10
T able II. Peak-to-Peak Resolution vs. Input Range and Update Rate ( $\mathrm{CHP}=1$ ) ..... 10
T able III. Output $N$ oise vs. Input Range and U pdate Rate (CHP =0) ..... 11
Table IV. Peak-to-Peak Resolution vs. Input Range and Update Rate ( $\mathrm{CH} \mathrm{P}=0$ ) ..... 11
Table V. Summary of On-Chip Registers ..... 12
T able VI. C ommunications Register ..... 13
T able VII. Read/W rite M ode ..... 13
T able VIII. Register Selection ..... 14
T able IX. Status Register ..... 14
Table X. M ode Register ..... 15
Table XI. Operating M odes ..... 15
T able XII. Input Range Selection ..... 17
Table XIII. Channel Selection ..... 18
Table XIV. Filter Register ..... 18
Table XV. SF Ranges ..... 19
Table XVI. DAC Register ..... 20
T able XVII. C alibration Operations ..... 22
Table XVIII. Reset Events ..... 23
T able XIX. Pseudo-C ode for Initiating a Self-C alibration after Power-O $n /$ Reset ..... 37
Table XX. Pseudo-C ode for Setting Up AD 7730 for Continuous Conversion and Continuous Read Operation ..... 37
T able X XI. Output N oise vs. Input R ange and U pdate Rate (CH P = 1) ..... 48
Table XXII. Peak-to-Peak Resolution vs. Input Range and Update Rate ( $C H P=1$ ) ..... 48
T able XXIII. Output N oise vs. Input Range and U pdate Rate (CH P = 0) ..... 49
Table XXIV. Peak-to-Peak Resolution vs. Input Range and Update Rate ( $\mathrm{CHP}=0$ ) ..... 49

## OUTLINE DIMENSIONS




## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Options |
| :---: | :---: | :---: | :---: |
| AD7730BN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 |
| AD7730BNZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | $\mathrm{N}-24-1$ |
| AD7730BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730BR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730BR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730BRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outine Package [SOIC_W] | RW-24 |
| AD7730BRZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outine Package [SOIC_W] | RW-24 |
| AD7730BRZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730BRUZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730BRUZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730BRUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| EVAL-AD7730EBZ |  | Evaluation Board |  |
| AD7730LBR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730LBR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outine Package [SOIC_W] | RW-24 |
| AD7730LBRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730LBRZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD7730LBRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730LBRU-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730LBRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730LBRUZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730Lbruz-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD7730LBRUZ-REEL7 EVAL-AD7730LEBZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] Evaluation Board | RU-24 |

${ }^{1} Z=$ RoHS Compliant Part.

## REVISION HISTORY

6/12-Rev. A to Rev. B
Changed Differential Linearity from $-0.25 / 0.75$ LSB to $\pm 0.75$ LSB.
Changes to Ordering Guide....................................................... 52
1/98—Rev. 0 to Rev. A

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD7730BRZ-REEL AD7730BR AD7730BR-REEL AD7730LBRUZ AD7730BRU AD7730BRU-REEL7 AD7730LBRZ-REEL AD7730BNZ AD7730LBR-REEL7 AD7730LBRZ AD7730BRUZ-REEL EVAL-AD7730EBZ
AD7730BRZ-REEL7 AD7730BRUZ AD7730BRZ AD7730BR-REEL7 AD7730LBRU AD7730LBRUZ-REEL
AD7730BRUZ-REEL7 AD7730LBRUZ-REEL7 AD7730LBR AD7730LBRU-REEL AD7730BRU-REEL AD7730LBRU-
REEL7


[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

